spl.c 2.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139
  1. /* Copyright 2014 Freescale Semiconductor, Inc.
  2. *
  3. * SPDX-License-Identifier: GPL-2.0+
  4. */
  5. #include <common.h>
  6. #include <console.h>
  7. #include <malloc.h>
  8. #include <ns16550.h>
  9. #include <nand.h>
  10. #include <i2c.h>
  11. #include <mmc.h>
  12. #include <fsl_esdhc.h>
  13. #include <spi_flash.h>
  14. #include "../common/sleep.h"
  15. DECLARE_GLOBAL_DATA_PTR;
  16. phys_size_t get_effective_memsize(void)
  17. {
  18. return CONFIG_SYS_L3_SIZE;
  19. }
  20. unsigned long get_board_sys_clk(void)
  21. {
  22. return CONFIG_SYS_CLK_FREQ;
  23. }
  24. unsigned long get_board_ddr_clk(void)
  25. {
  26. return CONFIG_DDR_CLK_FREQ;
  27. }
  28. #if defined(CONFIG_SPL_MMC_BOOT)
  29. #define GPIO1_SD_SEL 0x00020000
  30. int board_mmc_getcd(struct mmc *mmc)
  31. {
  32. ccsr_gpio_t __iomem *pgpio = (void *)(CONFIG_SYS_MPC85xx_GPIO_ADDR);
  33. u32 val = in_be32(&pgpio->gpdat);
  34. /* GPIO1_14, 0: eMMC, 1: SD */
  35. val &= GPIO1_SD_SEL;
  36. return val ? -1 : 1;
  37. }
  38. int board_mmc_getwp(struct mmc *mmc)
  39. {
  40. ccsr_gpio_t __iomem *pgpio = (void *)(CONFIG_SYS_MPC85xx_GPIO_ADDR);
  41. u32 val = in_be32(&pgpio->gpdat);
  42. val &= GPIO1_SD_SEL;
  43. return val ? -1 : 0;
  44. }
  45. #endif
  46. void board_init_f(ulong bootflag)
  47. {
  48. u32 plat_ratio, sys_clk, ccb_clk;
  49. ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
  50. /* Memcpy existing GD at CONFIG_SPL_GD_ADDR */
  51. memcpy((void *)CONFIG_SPL_GD_ADDR, (void *)gd, sizeof(gd_t));
  52. /* Update GD pointer */
  53. gd = (gd_t *)(CONFIG_SPL_GD_ADDR);
  54. console_init_f();
  55. #ifdef CONFIG_DEEP_SLEEP
  56. /* disable the console if boot from deep sleep */
  57. if (is_warm_boot())
  58. fsl_dp_disable_console();
  59. #endif
  60. /* initialize selected port with appropriate baud rate */
  61. sys_clk = get_board_sys_clk();
  62. plat_ratio = (in_be32(&gur->rcwsr[0]) >> 25) & 0x1f;
  63. ccb_clk = sys_clk * plat_ratio / 2;
  64. NS16550_init((NS16550_t)CONFIG_SYS_NS16550_COM1,
  65. ccb_clk / 16 / CONFIG_BAUDRATE);
  66. #if defined(CONFIG_SPL_MMC_BOOT)
  67. puts("\nSD boot...\n");
  68. #elif defined(CONFIG_SPL_SPI_BOOT)
  69. puts("\nSPI boot...\n");
  70. #elif defined(CONFIG_SPL_NAND_BOOT)
  71. puts("\nNAND boot...\n");
  72. #endif
  73. relocate_code(CONFIG_SPL_RELOC_STACK, (gd_t *)CONFIG_SPL_GD_ADDR, 0x0);
  74. }
  75. void board_init_r(gd_t *gd, ulong dest_addr)
  76. {
  77. bd_t *bd;
  78. bd = (bd_t *)(gd + sizeof(gd_t));
  79. memset(bd, 0, sizeof(bd_t));
  80. gd->bd = bd;
  81. bd->bi_memstart = CONFIG_SYS_INIT_L3_ADDR;
  82. bd->bi_memsize = CONFIG_SYS_L3_SIZE;
  83. probecpu();
  84. get_clocks();
  85. mem_malloc_init(CONFIG_SPL_RELOC_MALLOC_ADDR,
  86. CONFIG_SPL_RELOC_MALLOC_SIZE);
  87. #ifdef CONFIG_SPL_NAND_BOOT
  88. nand_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
  89. (uchar *)CONFIG_ENV_ADDR);
  90. #endif
  91. #ifdef CONFIG_SPL_MMC_BOOT
  92. mmc_initialize(bd);
  93. mmc_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
  94. (uchar *)CONFIG_ENV_ADDR);
  95. #endif
  96. #ifdef CONFIG_SPL_SPI_BOOT
  97. spi_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
  98. (uchar *)CONFIG_ENV_ADDR);
  99. #endif
  100. gd->env_addr = (ulong)(CONFIG_ENV_ADDR);
  101. gd->env_valid = 1;
  102. i2c_init_all();
  103. gd->ram_size = initdram(0);
  104. #ifdef CONFIG_SPL_MMC_BOOT
  105. mmc_boot();
  106. #elif defined(CONFIG_SPL_SPI_BOOT)
  107. spi_boot();
  108. #elif defined(CONFIG_SPL_NAND_BOOT)
  109. nand_boot();
  110. #endif
  111. }