northbridge.c 4.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172
  1. /*
  2. * From Coreboot northbridge/intel/sandybridge/northbridge.c
  3. *
  4. * Copyright (C) 2007-2009 coresystems GmbH
  5. * Copyright (C) 2011 The Chromium Authors
  6. *
  7. * SPDX-License-Identifier: GPL-2.0
  8. */
  9. #include <common.h>
  10. #include <asm/msr.h>
  11. #include <asm/acpi.h>
  12. #include <asm/cpu.h>
  13. #include <asm/io.h>
  14. #include <asm/pci.h>
  15. #include <asm/processor.h>
  16. #include <asm/arch/pch.h>
  17. #include <asm/arch/model_206ax.h>
  18. #include <asm/arch/sandybridge.h>
  19. static int bridge_revision_id = -1;
  20. int bridge_silicon_revision(void)
  21. {
  22. if (bridge_revision_id < 0) {
  23. struct cpuid_result result;
  24. uint8_t stepping, bridge_id;
  25. pci_dev_t dev;
  26. result = cpuid(1);
  27. stepping = result.eax & 0xf;
  28. dev = PCI_BDF(0, 0, 0);
  29. bridge_id = x86_pci_read_config16(dev, PCI_DEVICE_ID) & 0xf0;
  30. bridge_revision_id = bridge_id | stepping;
  31. }
  32. return bridge_revision_id;
  33. }
  34. /*
  35. * Reserve everything between A segment and 1MB:
  36. *
  37. * 0xa0000 - 0xbffff: legacy VGA
  38. * 0xc0000 - 0xcffff: VGA OPROM (needed by kernel)
  39. * 0xe0000 - 0xfffff: SeaBIOS, if used, otherwise DMI
  40. */
  41. static const int legacy_hole_base_k = 0xa0000 / 1024;
  42. static const int legacy_hole_size_k = 384;
  43. static int get_pcie_bar(u32 *base, u32 *len)
  44. {
  45. pci_dev_t dev = PCI_BDF(0, 0, 0);
  46. u32 pciexbar_reg;
  47. *base = 0;
  48. *len = 0;
  49. pciexbar_reg = x86_pci_read_config32(dev, PCIEXBAR);
  50. if (!(pciexbar_reg & (1 << 0)))
  51. return 0;
  52. switch ((pciexbar_reg >> 1) & 3) {
  53. case 0: /* 256MB */
  54. *base = pciexbar_reg & ((1 << 31) | (1 << 30) | (1 << 29) |
  55. (1 << 28));
  56. *len = 256 * 1024 * 1024;
  57. return 1;
  58. case 1: /* 128M */
  59. *base = pciexbar_reg & ((1 << 31) | (1 << 30) | (1 << 29) |
  60. (1 << 28) | (1 << 27));
  61. *len = 128 * 1024 * 1024;
  62. return 1;
  63. case 2: /* 64M */
  64. *base = pciexbar_reg & ((1 << 31) | (1 << 30) | (1 << 29) |
  65. (1 << 28) | (1 << 27) | (1 << 26));
  66. *len = 64 * 1024 * 1024;
  67. return 1;
  68. }
  69. return 0;
  70. }
  71. static void add_fixed_resources(pci_dev_t dev, int index)
  72. {
  73. u32 pcie_config_base, pcie_config_size;
  74. if (get_pcie_bar(&pcie_config_base, &pcie_config_size)) {
  75. debug("Adding PCIe config bar base=0x%08x size=0x%x\n",
  76. pcie_config_base, pcie_config_size);
  77. }
  78. }
  79. static void northbridge_dmi_init(pci_dev_t dev)
  80. {
  81. /* Clear error status bits */
  82. writel(0xffffffff, DMIBAR_REG(0x1c4));
  83. writel(0xffffffff, DMIBAR_REG(0x1d0));
  84. /* Steps prior to DMI ASPM */
  85. if ((bridge_silicon_revision() & BASE_REV_MASK) == BASE_REV_SNB) {
  86. clrsetbits_le32(DMIBAR_REG(0x250), (1 << 22) | (1 << 20),
  87. 1 << 21);
  88. }
  89. setbits_le32(DMIBAR_REG(0x238), 1 << 29);
  90. if (bridge_silicon_revision() >= SNB_STEP_D0) {
  91. setbits_le32(DMIBAR_REG(0x1f8), 1 << 16);
  92. } else if (bridge_silicon_revision() >= SNB_STEP_D1) {
  93. clrsetbits_le32(DMIBAR_REG(0x1f8), 1 << 26, 1 << 16);
  94. setbits_le32(DMIBAR_REG(0x1fc), (1 << 12) | (1 << 23));
  95. }
  96. /* Enable ASPM on SNB link, should happen before PCH link */
  97. if ((bridge_silicon_revision() & BASE_REV_MASK) == BASE_REV_SNB)
  98. setbits_le32(DMIBAR_REG(0xd04), 1 << 4);
  99. setbits_le32(DMIBAR_REG(0x88), (1 << 1) | (1 << 0));
  100. }
  101. void northbridge_init(pci_dev_t dev)
  102. {
  103. u32 bridge_type;
  104. add_fixed_resources(dev, 6);
  105. northbridge_dmi_init(dev);
  106. bridge_type = readl(MCHBAR_REG(0x5f10));
  107. bridge_type &= ~0xff;
  108. if ((bridge_silicon_revision() & BASE_REV_MASK) == BASE_REV_IVB) {
  109. /* Enable Power Aware Interrupt Routing - fixed priority */
  110. clrsetbits_8(MCHBAR_REG(0x5418), 0xf, 0x4);
  111. /* 30h for IvyBridge */
  112. bridge_type |= 0x30;
  113. } else {
  114. /* 20h for Sandybridge */
  115. bridge_type |= 0x20;
  116. }
  117. writel(bridge_type, MCHBAR_REG(0x5f10));
  118. /*
  119. * Set bit 0 of BIOS_RESET_CPL to indicate to the CPU
  120. * that BIOS has initialized memory and power management
  121. */
  122. setbits_8(MCHBAR_REG(BIOS_RESET_CPL), 1);
  123. debug("Set BIOS_RESET_CPL\n");
  124. /* Configure turbo power limits 1ms after reset complete bit */
  125. mdelay(1);
  126. set_power_limits(28);
  127. /*
  128. * CPUs with configurable TDP also need power limits set
  129. * in MCHBAR. Use same values from MSR_PKG_POWER_LIMIT.
  130. */
  131. if (cpu_config_tdp_levels()) {
  132. msr_t msr = msr_read(MSR_PKG_POWER_LIMIT);
  133. writel(msr.lo, MCHBAR_REG(0x59A0));
  134. writel(msr.hi, MCHBAR_REG(0x59A4));
  135. }
  136. /* Set here before graphics PM init */
  137. writel(0x00100001, MCHBAR_REG(0x5500));
  138. }
  139. void northbridge_enable(pci_dev_t dev)
  140. {
  141. }