isiotmx6ul.c 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241
  1. /*
  2. * Copyright (C) 2016 Amarula Solutions B.V.
  3. * Copyright (C) 2016 Engicam S.r.l.
  4. * Author: Jagan Teki <jagan@amarulasolutions.com>
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #include <common.h>
  9. #include <mmc.h>
  10. #include <asm/io.h>
  11. #include <asm/gpio.h>
  12. #include <linux/sizes.h>
  13. #include <asm/arch/clock.h>
  14. #include <asm/arch/crm_regs.h>
  15. #include <asm/arch/iomux.h>
  16. #include <asm/arch/mx6-pins.h>
  17. #include <asm/arch/sys_proto.h>
  18. #include <asm/mach-imx/iomux-v3.h>
  19. #include "../common/board.h"
  20. DECLARE_GLOBAL_DATA_PTR;
  21. #ifdef CONFIG_NAND_MXS
  22. #define GPMI_PAD_CTRL0 (PAD_CTL_PKE | PAD_CTL_PUE | PAD_CTL_PUS_100K_UP)
  23. #define GPMI_PAD_CTRL1 (PAD_CTL_DSE_40ohm | PAD_CTL_SPEED_MED | \
  24. PAD_CTL_SRE_FAST)
  25. #define GPMI_PAD_CTRL2 (GPMI_PAD_CTRL0 | GPMI_PAD_CTRL1)
  26. static iomux_v3_cfg_t const nand_pads[] = {
  27. IOMUX_PADS(PAD_NAND_DATA00__RAWNAND_DATA00 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
  28. IOMUX_PADS(PAD_NAND_DATA01__RAWNAND_DATA01 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
  29. IOMUX_PADS(PAD_NAND_DATA02__RAWNAND_DATA02 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
  30. IOMUX_PADS(PAD_NAND_DATA03__RAWNAND_DATA03 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
  31. IOMUX_PADS(PAD_NAND_DATA04__RAWNAND_DATA04 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
  32. IOMUX_PADS(PAD_NAND_DATA05__RAWNAND_DATA05 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
  33. IOMUX_PADS(PAD_NAND_DATA06__RAWNAND_DATA06 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
  34. IOMUX_PADS(PAD_NAND_DATA07__RAWNAND_DATA07 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
  35. IOMUX_PADS(PAD_NAND_CLE__RAWNAND_CLE | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
  36. IOMUX_PADS(PAD_NAND_ALE__RAWNAND_ALE | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
  37. IOMUX_PADS(PAD_NAND_CE0_B__RAWNAND_CE0_B | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
  38. IOMUX_PADS(PAD_NAND_RE_B__RAWNAND_RE_B | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
  39. IOMUX_PADS(PAD_NAND_WE_B__RAWNAND_WE_B | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
  40. IOMUX_PADS(PAD_NAND_WP_B__RAWNAND_WP_B | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
  41. IOMUX_PADS(PAD_NAND_READY_B__RAWNAND_READY_B | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
  42. };
  43. void setup_gpmi_nand(void)
  44. {
  45. struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
  46. /* config gpmi nand iomux */
  47. SETUP_IOMUX_PADS(nand_pads);
  48. clrbits_le32(&mxc_ccm->CCGR4,
  49. MXC_CCM_CCGR4_RAWNAND_U_BCH_INPUT_APB_MASK |
  50. MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_BCH_MASK |
  51. MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_GPMI_IO_MASK |
  52. MXC_CCM_CCGR4_RAWNAND_U_GPMI_INPUT_APB_MASK |
  53. MXC_CCM_CCGR4_PL301_MX6QPER1_BCH_MASK);
  54. /*
  55. * config gpmi and bch clock to 100 MHz
  56. * bch/gpmi select PLL2 PFD2 400M
  57. * 100M = 400M / 4
  58. */
  59. clrbits_le32(&mxc_ccm->cscmr1,
  60. MXC_CCM_CSCMR1_BCH_CLK_SEL |
  61. MXC_CCM_CSCMR1_GPMI_CLK_SEL);
  62. clrsetbits_le32(&mxc_ccm->cscdr1,
  63. MXC_CCM_CSCDR1_BCH_PODF_MASK |
  64. MXC_CCM_CSCDR1_GPMI_PODF_MASK,
  65. (3 << MXC_CCM_CSCDR1_BCH_PODF_OFFSET) |
  66. (3 << MXC_CCM_CSCDR1_GPMI_PODF_OFFSET));
  67. /* enable gpmi and bch clock gating */
  68. setbits_le32(&mxc_ccm->CCGR4,
  69. MXC_CCM_CCGR4_RAWNAND_U_BCH_INPUT_APB_MASK |
  70. MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_BCH_MASK |
  71. MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_GPMI_IO_MASK |
  72. MXC_CCM_CCGR4_RAWNAND_U_GPMI_INPUT_APB_MASK |
  73. MXC_CCM_CCGR4_PL301_MX6QPER1_BCH_MASK);
  74. /* enable apbh clock gating */
  75. setbits_le32(&mxc_ccm->CCGR0, MXC_CCM_CCGR0_APBHDMA_MASK);
  76. }
  77. #endif /* CONFIG_NAND_MXS */
  78. #ifdef CONFIG_ENV_IS_IN_MMC
  79. int board_mmc_get_env_dev(int devno)
  80. {
  81. /* dev 0 for SD/eSD, dev 1 for MMC/eMMC */
  82. return (devno == 0) ? 0 : 1;
  83. }
  84. #endif
  85. void setenv_fdt_file(void)
  86. {
  87. if (is_mx6ul()) {
  88. #ifdef CONFIG_ENV_IS_IN_MMC
  89. env_set("fdt_file", "imx6ul-isiot-emmc.dtb");
  90. #else
  91. env_set("fdt_file", "imx6ul-isiot-nand.dtb");
  92. #endif
  93. }
  94. }
  95. #ifdef CONFIG_SPL_BUILD
  96. #include <spl.h>
  97. /* MMC board initialization is needed till adding DM support in SPL */
  98. #if defined(CONFIG_FSL_ESDHC) && !defined(CONFIG_DM_MMC)
  99. #include <mmc.h>
  100. #include <fsl_esdhc.h>
  101. #define USDHC_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
  102. PAD_CTL_PUS_22K_UP | PAD_CTL_SPEED_LOW | \
  103. PAD_CTL_DSE_80ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  104. static iomux_v3_cfg_t const usdhc1_pads[] = {
  105. IOMUX_PADS(PAD_SD1_CLK__USDHC1_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
  106. IOMUX_PADS(PAD_SD1_CMD__USDHC1_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
  107. IOMUX_PADS(PAD_SD1_DATA0__USDHC1_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
  108. IOMUX_PADS(PAD_SD1_DATA1__USDHC1_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
  109. IOMUX_PADS(PAD_SD1_DATA2__USDHC1_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
  110. IOMUX_PADS(PAD_SD1_DATA3__USDHC1_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
  111. /* VSELECT */
  112. IOMUX_PADS(PAD_GPIO1_IO05__USDHC1_VSELECT | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
  113. /* CD */
  114. IOMUX_PADS(PAD_UART1_RTS_B__GPIO1_IO19 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  115. /* RST_B */
  116. IOMUX_PADS(PAD_GPIO1_IO09__GPIO1_IO09 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  117. };
  118. static iomux_v3_cfg_t const usdhc2_pads[] = {
  119. IOMUX_PADS(PAD_NAND_ALE__USDHC2_RESET_B | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
  120. IOMUX_PADS(PAD_NAND_RE_B__USDHC2_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
  121. IOMUX_PADS(PAD_NAND_WE_B__USDHC2_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
  122. IOMUX_PADS(PAD_NAND_DATA00__USDHC2_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
  123. IOMUX_PADS(PAD_NAND_DATA01__USDHC2_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
  124. IOMUX_PADS(PAD_NAND_DATA02__USDHC2_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
  125. IOMUX_PADS(PAD_NAND_DATA03__USDHC2_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
  126. IOMUX_PADS(PAD_NAND_DATA04__USDHC2_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
  127. IOMUX_PADS(PAD_NAND_DATA05__USDHC2_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
  128. };
  129. #define USDHC1_CD_GPIO IMX_GPIO_NR(1, 19)
  130. #define USDHC2_CD_GPIO IMX_GPIO_NR(4, 5)
  131. struct fsl_esdhc_cfg usdhc_cfg[2] = {
  132. {USDHC1_BASE_ADDR, 0, 4},
  133. {USDHC2_BASE_ADDR, 0, 8},
  134. };
  135. int board_mmc_getcd(struct mmc *mmc)
  136. {
  137. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  138. int ret = 0;
  139. switch (cfg->esdhc_base) {
  140. case USDHC1_BASE_ADDR:
  141. ret = !gpio_get_value(USDHC1_CD_GPIO);
  142. break;
  143. case USDHC2_BASE_ADDR:
  144. ret = !gpio_get_value(USDHC2_CD_GPIO);
  145. break;
  146. }
  147. return ret;
  148. }
  149. int board_mmc_init(bd_t *bis)
  150. {
  151. int i, ret;
  152. /*
  153. * According to the board_mmc_init() the following map is done:
  154. * (U-boot device node) (Physical Port)
  155. * mmc0 USDHC1
  156. * mmc1 USDHC2
  157. */
  158. for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++) {
  159. switch (i) {
  160. case 0:
  161. SETUP_IOMUX_PADS(usdhc1_pads);
  162. gpio_direction_input(USDHC1_CD_GPIO);
  163. usdhc_cfg[i].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
  164. break;
  165. case 1:
  166. SETUP_IOMUX_PADS(usdhc2_pads);
  167. gpio_direction_input(USDHC2_CD_GPIO);
  168. usdhc_cfg[i].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
  169. break;
  170. default:
  171. printf("Warning - USDHC%d controller not supporting\n",
  172. i + 1);
  173. return 0;
  174. }
  175. ret = fsl_esdhc_initialize(bis, &usdhc_cfg[i]);
  176. if (ret) {
  177. printf("Warning: failed to initialize mmc dev %d\n", i);
  178. return ret;
  179. }
  180. }
  181. return 0;
  182. }
  183. #ifdef CONFIG_ENV_IS_IN_MMC
  184. void board_boot_order(u32 *spl_boot_list)
  185. {
  186. u32 bmode = imx6_src_get_boot_mode();
  187. u8 boot_dev = BOOT_DEVICE_MMC1;
  188. switch ((bmode & IMX6_BMODE_MASK) >> IMX6_BMODE_SHIFT) {
  189. case IMX6_BMODE_SD:
  190. case IMX6_BMODE_ESD:
  191. /* SD/eSD - BOOT_DEVICE_MMC1 */
  192. break;
  193. case IMX6_BMODE_MMC:
  194. case IMX6_BMODE_EMMC:
  195. /* MMC/eMMC */
  196. boot_dev = BOOT_DEVICE_MMC2;
  197. break;
  198. default:
  199. /* Default - BOOT_DEVICE_MMC1 */
  200. printf("Wrong board boot order\n");
  201. break;
  202. }
  203. spl_boot_list[0] = boot_dev;
  204. }
  205. #endif
  206. #endif /* CONFIG_FSL_ESDHC */
  207. #endif /* CONFIG_SPL_BUILD */