grf_rk3399.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639
  1. /*
  2. * (C) Copyright 2016 Rockchip Electronics Co., Ltd
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef __SOC_ROCKCHIP_RK3399_GRF_H__
  7. #define __SOC_ROCKCHIP_RK3399_GRF_H__
  8. struct rk3399_grf_regs {
  9. u32 reserved[0x800];
  10. u32 usb3_perf_con0;
  11. u32 usb3_perf_con1;
  12. u32 usb3_perf_con2;
  13. u32 usb3_perf_rd_max_latency_num;
  14. u32 usb3_perf_rd_latency_samp_num;
  15. u32 usb3_perf_rd_latency_acc_num;
  16. u32 usb3_perf_rd_axi_total_byte;
  17. u32 usb3_perf_wr_axi_total_byte;
  18. u32 usb3_perf_working_cnt;
  19. u32 reserved1[0x103];
  20. u32 usb3otg0_con0;
  21. u32 usb3otg0_con1;
  22. u32 reserved2[2];
  23. u32 usb3otg1_con0;
  24. u32 usb3otg1_con1;
  25. u32 reserved3[2];
  26. u32 usb3otg0_status_lat0;
  27. u32 usb3otg0_status_lat1;
  28. u32 usb3otg0_status_cb;
  29. u32 reserved4;
  30. u32 usb3otg1_status_lat0;
  31. u32 usb3otg1_status_lat1;
  32. u32 usb3ogt1_status_cb;
  33. u32 reserved5[0x6e5];
  34. u32 pcie_perf_con0;
  35. u32 pcie_perf_con1;
  36. u32 pcie_perf_con2;
  37. u32 pcie_perf_rd_max_latency_num;
  38. u32 pcie_perf_rd_latency_samp_num;
  39. u32 pcie_perf_rd_laterncy_acc_num;
  40. u32 pcie_perf_rd_axi_total_byte;
  41. u32 pcie_perf_wr_axi_total_byte;
  42. u32 pcie_perf_working_cnt;
  43. u32 reserved6[0x37];
  44. u32 usb20_host0_con0;
  45. u32 usb20_host0_con1;
  46. u32 reserved7[2];
  47. u32 usb20_host1_con0;
  48. u32 usb20_host1_con1;
  49. u32 reserved8[2];
  50. u32 hsic_con0;
  51. u32 hsic_con1;
  52. u32 reserved9[6];
  53. u32 grf_usbhost0_status;
  54. u32 grf_usbhost1_Status;
  55. u32 grf_hsic_status;
  56. u32 reserved10[0xc9];
  57. u32 hsicphy_con0;
  58. u32 reserved11[3];
  59. u32 usbphy0_ctrl[26];
  60. u32 reserved12[6];
  61. u32 usbphy1[26];
  62. u32 reserved13[0x72f];
  63. u32 soc_con9;
  64. u32 reserved14[0x0a];
  65. u32 soc_con20;
  66. u32 soc_con21;
  67. u32 soc_con22;
  68. u32 soc_con23;
  69. u32 soc_con24;
  70. u32 soc_con25;
  71. u32 soc_con26;
  72. u32 reserved15[0xf65];
  73. u32 cpu_con[4];
  74. u32 reserved16[0x1c];
  75. u32 cpu_status[6];
  76. u32 reserved17[0x1a];
  77. u32 a53_perf_con[4];
  78. u32 a53_perf_rd_mon_st;
  79. u32 a53_perf_rd_mon_end;
  80. u32 a53_perf_wr_mon_st;
  81. u32 a53_perf_wr_mon_end;
  82. u32 a53_perf_rd_max_latency_num;
  83. u32 a53_perf_rd_latency_samp_num;
  84. u32 a53_perf_rd_laterncy_acc_num;
  85. u32 a53_perf_rd_axi_total_byte;
  86. u32 a53_perf_wr_axi_total_byte;
  87. u32 a53_perf_working_cnt;
  88. u32 a53_perf_int_status;
  89. u32 reserved18[0x31];
  90. u32 a72_perf_con[4];
  91. u32 a72_perf_rd_mon_st;
  92. u32 a72_perf_rd_mon_end;
  93. u32 a72_perf_wr_mon_st;
  94. u32 a72_perf_wr_mon_end;
  95. u32 a72_perf_rd_max_latency_num;
  96. u32 a72_perf_rd_latency_samp_num;
  97. u32 a72_perf_rd_laterncy_acc_num;
  98. u32 a72_perf_rd_axi_total_byte;
  99. u32 a72_perf_wr_axi_total_byte;
  100. u32 a72_perf_working_cnt;
  101. u32 a72_perf_int_status;
  102. u32 reserved19[0x7f6];
  103. u32 soc_con5;
  104. u32 soc_con6;
  105. u32 reserved20[0x779];
  106. u32 gpio2a_iomux;
  107. union {
  108. u32 iomux_spi2;
  109. u32 gpio2b_iomux;
  110. };
  111. union {
  112. u32 gpio2c_iomux;
  113. u32 iomux_spi5;
  114. };
  115. u32 gpio2d_iomux;
  116. union {
  117. u32 gpio3a_iomux;
  118. u32 iomux_spi0;
  119. };
  120. u32 gpio3b_iomux;
  121. u32 gpio3c_iomux;
  122. union {
  123. u32 iomux_i2s0;
  124. u32 gpio3d_iomux;
  125. };
  126. union {
  127. u32 iomux_i2sclk;
  128. u32 gpio4a_iomux;
  129. };
  130. union {
  131. u32 iomux_sdmmc;
  132. u32 iomux_uart2a;
  133. u32 gpio4b_iomux;
  134. };
  135. union {
  136. u32 iomux_pwm_0;
  137. u32 iomux_pwm_1;
  138. u32 iomux_uart2b;
  139. u32 iomux_uart2c;
  140. u32 iomux_edp_hotplug;
  141. u32 gpio4c_iomux;
  142. };
  143. u32 gpio4d_iomux;
  144. u32 reserved21[4];
  145. u32 gpio2_p[4];
  146. u32 gpio3_p[4];
  147. u32 gpio4_p[4];
  148. u32 reserved22[4];
  149. u32 gpio2_sr[3][4];
  150. u32 reserved23[4];
  151. u32 gpio2_smt[3][4];
  152. u32 reserved24[(0xe100 - 0xe0ec)/4 - 1];
  153. u32 gpio2_e[4];
  154. u32 gpio3_e[7];
  155. u32 gpio4_e[5];
  156. u32 reserved24a[(0xe200 - 0xe13c)/4 - 1];
  157. u32 soc_con0;
  158. u32 soc_con1;
  159. u32 soc_con2;
  160. u32 soc_con3;
  161. u32 soc_con4;
  162. u32 soc_con5_pcie;
  163. u32 reserved25;
  164. u32 soc_con7;
  165. u32 soc_con8;
  166. u32 soc_con9_pcie;
  167. u32 reserved26[0x1e];
  168. u32 soc_status[6];
  169. u32 reserved27[0x32];
  170. u32 ddrc0_con0;
  171. u32 ddrc0_con1;
  172. u32 ddrc1_con0;
  173. u32 ddrc1_con1;
  174. u32 reserved28[0xac];
  175. u32 io_vsel;
  176. u32 saradc_testbit;
  177. u32 tsadc_testbit_l;
  178. u32 tsadc_testbit_h;
  179. u32 reserved29[0x6c];
  180. u32 chip_id_addr;
  181. u32 reserved30[0x1f];
  182. u32 fast_boot_addr;
  183. u32 reserved31[0x1df];
  184. u32 emmccore_con[12];
  185. u32 reserved32[4];
  186. u32 emmccore_status[4];
  187. u32 reserved33[0x1cc];
  188. u32 emmcphy_con[7];
  189. u32 reserved34;
  190. u32 emmcphy_status;
  191. };
  192. check_member(rk3399_grf_regs, emmcphy_status, 0xf7a0);
  193. struct rk3399_pmugrf_regs {
  194. union {
  195. u32 iomux_pwm_3a;
  196. u32 gpio0a_iomux;
  197. };
  198. u32 gpio0b_iomux;
  199. u32 reserved0[2];
  200. union {
  201. u32 spi1_rxd;
  202. u32 tsadc_int;
  203. u32 gpio1a_iomux;
  204. };
  205. union {
  206. u32 spi1_csclktx;
  207. u32 iomux_pwm_3b;
  208. u32 iomux_i2c0_sda;
  209. u32 gpio1b_iomux;
  210. };
  211. union {
  212. u32 iomux_pwm_2;
  213. u32 iomux_i2c0_scl;
  214. u32 gpio1c_iomux;
  215. };
  216. u32 gpio1d_iomux;
  217. u32 reserved1[8];
  218. u32 gpio0_p[2];
  219. u32 reserved2[2];
  220. u32 gpio1_p[4];
  221. u32 reserved3[8];
  222. u32 gpio0a_e;
  223. u32 reserved4;
  224. u32 gpio0b_e;
  225. u32 reserved5[5];
  226. u32 gpio1a_e;
  227. u32 reserved6;
  228. u32 gpio1b_e;
  229. u32 reserved7;
  230. u32 gpio1c_e;
  231. u32 reserved8;
  232. u32 gpio1d_e;
  233. u32 reserved9[0x11];
  234. u32 gpio0l_sr;
  235. u32 reserved10;
  236. u32 gpio1l_sr;
  237. u32 gpio1h_sr;
  238. u32 reserved11[4];
  239. u32 gpio0a_smt;
  240. u32 gpio0b_smt;
  241. u32 reserved12[2];
  242. u32 gpio1a_smt;
  243. u32 gpio1b_smt;
  244. u32 gpio1c_smt;
  245. u32 gpio1d_smt;
  246. u32 reserved13[8];
  247. u32 gpio0l_he;
  248. u32 reserved14;
  249. u32 gpio1l_he;
  250. u32 gpio1h_he;
  251. u32 reserved15[4];
  252. u32 soc_con0;
  253. u32 reserved16[9];
  254. u32 soc_con10;
  255. u32 soc_con11;
  256. u32 reserved17[0x24];
  257. u32 pmupvtm_con0;
  258. u32 pmupvtm_con1;
  259. u32 pmupvtm_status0;
  260. u32 pmupvtm_status1;
  261. u32 grf_osc_e;
  262. u32 reserved18[0x2b];
  263. u32 os_reg0;
  264. u32 os_reg1;
  265. u32 os_reg2;
  266. u32 os_reg3;
  267. };
  268. check_member(rk3399_pmugrf_regs, os_reg3, 0x30c);
  269. struct rk3399_pmusgrf_regs {
  270. u32 ddr_rgn_con[35];
  271. u32 reserved[0x1fe5];
  272. u32 soc_con8;
  273. u32 soc_con9;
  274. u32 soc_con10;
  275. u32 soc_con11;
  276. u32 soc_con12;
  277. u32 soc_con13;
  278. u32 soc_con14;
  279. u32 soc_con15;
  280. u32 reserved1[3];
  281. u32 soc_con19;
  282. u32 soc_con20;
  283. u32 soc_con21;
  284. u32 soc_con22;
  285. u32 reserved2[0x29];
  286. u32 perilp_con[9];
  287. u32 reserved4[7];
  288. u32 perilp_status;
  289. u32 reserved5[0xfaf];
  290. u32 soc_con0;
  291. u32 soc_con1;
  292. u32 reserved6[0x3e];
  293. u32 pmu_con[9];
  294. u32 reserved7[0x17];
  295. u32 fast_boot_addr;
  296. u32 reserved8[0x1f];
  297. u32 efuse_prg_mask;
  298. u32 efuse_read_mask;
  299. u32 reserved9[0x0e];
  300. u32 pmu_slv_con0;
  301. u32 pmu_slv_con1;
  302. u32 reserved10[0x771];
  303. u32 soc_con3;
  304. u32 soc_con4;
  305. u32 soc_con5;
  306. u32 soc_con6;
  307. u32 soc_con7;
  308. u32 reserved11[8];
  309. u32 soc_con16;
  310. u32 soc_con17;
  311. u32 soc_con18;
  312. u32 reserved12[0xdd];
  313. u32 slv_secure_con0;
  314. u32 slv_secure_con1;
  315. u32 reserved13;
  316. u32 slv_secure_con2;
  317. u32 slv_secure_con3;
  318. u32 slv_secure_con4;
  319. };
  320. check_member(rk3399_pmusgrf_regs, slv_secure_con4, 0xe3d4);
  321. enum {
  322. /* GRF_GPIO2B_IOMUX */
  323. GRF_GPIO2B1_SEL_SHIFT = 0,
  324. GRF_GPIO2B1_SEL_MASK = 3 << GRF_GPIO2B1_SEL_SHIFT,
  325. GRF_SPI2TPM_RXD = 1,
  326. GRF_GPIO2B2_SEL_SHIFT = 2,
  327. GRF_GPIO2B2_SEL_MASK = 3 << GRF_GPIO2B2_SEL_SHIFT,
  328. GRF_SPI2TPM_TXD = 1,
  329. GRF_GPIO2B3_SEL_SHIFT = 6,
  330. GRF_GPIO2B3_SEL_MASK = 3 << GRF_GPIO2B3_SEL_SHIFT,
  331. GRF_SPI2TPM_CLK = 1,
  332. GRF_GPIO2B4_SEL_SHIFT = 8,
  333. GRF_GPIO2B4_SEL_MASK = 3 << GRF_GPIO2B4_SEL_SHIFT,
  334. GRF_SPI2TPM_CSN0 = 1,
  335. /* GRF_GPIO2C_IOMUX */
  336. GRF_GPIO2C0_SEL_SHIFT = 0,
  337. GRF_GPIO2C0_SEL_MASK = 3 << GRF_GPIO2C0_SEL_SHIFT,
  338. GRF_UART0BT_SIN = 1,
  339. GRF_GPIO2C1_SEL_SHIFT = 2,
  340. GRF_GPIO2C1_SEL_MASK = 3 << GRF_GPIO2C1_SEL_SHIFT,
  341. GRF_UART0BT_SOUT = 1,
  342. GRF_GPIO2C4_SEL_SHIFT = 8,
  343. GRF_GPIO2C4_SEL_MASK = 3 << GRF_GPIO2C4_SEL_SHIFT,
  344. GRF_SPI5EXPPLUS_RXD = 2,
  345. GRF_GPIO2C5_SEL_SHIFT = 10,
  346. GRF_GPIO2C5_SEL_MASK = 3 << GRF_GPIO2C5_SEL_SHIFT,
  347. GRF_SPI5EXPPLUS_TXD = 2,
  348. GRF_GPIO2C6_SEL_SHIFT = 12,
  349. GRF_GPIO2C6_SEL_MASK = 3 << GRF_GPIO2C6_SEL_SHIFT,
  350. GRF_SPI5EXPPLUS_CLK = 2,
  351. GRF_GPIO2C7_SEL_SHIFT = 14,
  352. GRF_GPIO2C7_SEL_MASK = 3 << GRF_GPIO2C7_SEL_SHIFT,
  353. GRF_SPI5EXPPLUS_CSN0 = 2,
  354. /* GRF_GPIO3A_IOMUX */
  355. GRF_GPIO3A0_SEL_SHIFT = 0,
  356. GRF_GPIO3A0_SEL_MASK = 3 << GRF_GPIO3A0_SEL_SHIFT,
  357. GRF_MAC_TXD2 = 1,
  358. GRF_GPIO3A1_SEL_SHIFT = 2,
  359. GRF_GPIO3A1_SEL_MASK = 3 << GRF_GPIO3A1_SEL_SHIFT,
  360. GRF_MAC_TXD3 = 1,
  361. GRF_GPIO3A2_SEL_SHIFT = 4,
  362. GRF_GPIO3A2_SEL_MASK = 3 << GRF_GPIO3A2_SEL_SHIFT,
  363. GRF_MAC_RXD2 = 1,
  364. GRF_GPIO3A3_SEL_SHIFT = 6,
  365. GRF_GPIO3A3_SEL_MASK = 3 << GRF_GPIO3A3_SEL_SHIFT,
  366. GRF_MAC_RXD3 = 1,
  367. GRF_GPIO3A4_SEL_SHIFT = 8,
  368. GRF_GPIO3A4_SEL_MASK = 3 << GRF_GPIO3A4_SEL_SHIFT,
  369. GRF_MAC_TXD0 = 1,
  370. GRF_SPI0NORCODEC_RXD = 2,
  371. GRF_GPIO3A5_SEL_SHIFT = 10,
  372. GRF_GPIO3A5_SEL_MASK = 3 << GRF_GPIO3A5_SEL_SHIFT,
  373. GRF_MAC_TXD1 = 1,
  374. GRF_SPI0NORCODEC_TXD = 2,
  375. GRF_GPIO3A6_SEL_SHIFT = 12,
  376. GRF_GPIO3A6_SEL_MASK = 3 << GRF_GPIO3A6_SEL_SHIFT,
  377. GRF_MAC_RXD0 = 1,
  378. GRF_SPI0NORCODEC_CLK = 2,
  379. GRF_GPIO3A7_SEL_SHIFT = 14,
  380. GRF_GPIO3A7_SEL_MASK = 3 << GRF_GPIO3A7_SEL_SHIFT,
  381. GRF_MAC_RXD1 = 1,
  382. GRF_SPI0NORCODEC_CSN0 = 2,
  383. /* GRF_GPIO3B_IOMUX */
  384. GRF_GPIO3B0_SEL_SHIFT = 0,
  385. GRF_GPIO3B0_SEL_MASK = 3 << GRF_GPIO3B0_SEL_SHIFT,
  386. GRF_MAC_MDC = 1,
  387. GRF_SPI0NORCODEC_CSN1 = 2,
  388. GRF_GPIO3B1_SEL_SHIFT = 2,
  389. GRF_GPIO3B1_SEL_MASK = 3 << GRF_GPIO3B1_SEL_SHIFT,
  390. GRF_MAC_RXDV = 1,
  391. GRF_GPIO3B3_SEL_SHIFT = 6,
  392. GRF_GPIO3B3_SEL_MASK = 3 << GRF_GPIO3B3_SEL_SHIFT,
  393. GRF_MAC_CLK = 1,
  394. GRF_GPIO3B4_SEL_SHIFT = 8,
  395. GRF_GPIO3B4_SEL_MASK = 3 << GRF_GPIO3B4_SEL_SHIFT,
  396. GRF_MAC_TXEN = 1,
  397. GRF_GPIO3B5_SEL_SHIFT = 10,
  398. GRF_GPIO3B5_SEL_MASK = 3 << GRF_GPIO3B5_SEL_SHIFT,
  399. GRF_MAC_MDIO = 1,
  400. GRF_GPIO3B6_SEL_SHIFT = 12,
  401. GRF_GPIO3B6_SEL_MASK = 3 << GRF_GPIO3B6_SEL_SHIFT,
  402. GRF_MAC_RXCLK = 1,
  403. /* GRF_GPIO3C_IOMUX */
  404. GRF_GPIO3C1_SEL_SHIFT = 2,
  405. GRF_GPIO3C1_SEL_MASK = 3 << GRF_GPIO3C1_SEL_SHIFT,
  406. GRF_MAC_TXCLK = 1,
  407. /* GRF_GPIO4B_IOMUX */
  408. GRF_GPIO4B0_SEL_SHIFT = 0,
  409. GRF_GPIO4B0_SEL_MASK = 3 << GRF_GPIO4B0_SEL_SHIFT,
  410. GRF_SDMMC_DATA0 = 1,
  411. GRF_UART2DBGA_SIN = 2,
  412. GRF_GPIO4B1_SEL_SHIFT = 2,
  413. GRF_GPIO4B1_SEL_MASK = 3 << GRF_GPIO4B1_SEL_SHIFT,
  414. GRF_SDMMC_DATA1 = 1,
  415. GRF_UART2DBGA_SOUT = 2,
  416. GRF_GPIO4B2_SEL_SHIFT = 4,
  417. GRF_GPIO4B2_SEL_MASK = 3 << GRF_GPIO4B2_SEL_SHIFT,
  418. GRF_SDMMC_DATA2 = 1,
  419. GRF_GPIO4B3_SEL_SHIFT = 6,
  420. GRF_GPIO4B3_SEL_MASK = 3 << GRF_GPIO4B3_SEL_SHIFT,
  421. GRF_SDMMC_DATA3 = 1,
  422. GRF_GPIO4B4_SEL_SHIFT = 8,
  423. GRF_GPIO4B4_SEL_MASK = 3 << GRF_GPIO4B4_SEL_SHIFT,
  424. GRF_SDMMC_CLKOUT = 1,
  425. GRF_GPIO4B5_SEL_SHIFT = 10,
  426. GRF_GPIO4B5_SEL_MASK = 3 << GRF_GPIO4B5_SEL_SHIFT,
  427. GRF_SDMMC_CMD = 1,
  428. /* GRF_GPIO4C_IOMUX */
  429. GRF_GPIO4C0_SEL_SHIFT = 0,
  430. GRF_GPIO4C0_SEL_MASK = 3 << GRF_GPIO4C0_SEL_SHIFT,
  431. GRF_UART2DGBB_SIN = 2,
  432. GRF_HDMII2C_SCL = 3,
  433. GRF_GPIO4C1_SEL_SHIFT = 2,
  434. GRF_GPIO4C1_SEL_MASK = 3 << GRF_GPIO4C1_SEL_SHIFT,
  435. GRF_UART2DGBB_SOUT = 2,
  436. GRF_HDMII2C_SDA = 3,
  437. GRF_GPIO4C2_SEL_SHIFT = 4,
  438. GRF_GPIO4C2_SEL_MASK = 3 << GRF_GPIO4C2_SEL_SHIFT,
  439. GRF_PWM_0 = 1,
  440. GRF_GPIO4C3_SEL_SHIFT = 6,
  441. GRF_GPIO4C3_SEL_MASK = 3 << GRF_GPIO4C3_SEL_SHIFT,
  442. GRF_UART2DGBC_SIN = 1,
  443. GRF_GPIO4C4_SEL_SHIFT = 8,
  444. GRF_GPIO4C4_SEL_MASK = 3 << GRF_GPIO4C4_SEL_SHIFT,
  445. GRF_UART2DBGC_SOUT = 1,
  446. GRF_GPIO4C6_SEL_SHIFT = 12,
  447. GRF_GPIO4C6_SEL_MASK = 3 << GRF_GPIO4C6_SEL_SHIFT,
  448. GRF_PWM_1 = 1,
  449. /* GRF_GPIO3A_E01 */
  450. GRF_GPIO3A0_E_SHIFT = 0,
  451. GRF_GPIO3A0_E_MASK = 7 << GRF_GPIO3A0_E_SHIFT,
  452. GRF_GPIO3A1_E_SHIFT = 3,
  453. GRF_GPIO3A1_E_MASK = 7 << GRF_GPIO3A1_E_SHIFT,
  454. GRF_GPIO3A2_E_SHIFT = 6,
  455. GRF_GPIO3A2_E_MASK = 7 << GRF_GPIO3A2_E_SHIFT,
  456. GRF_GPIO3A3_E_SHIFT = 9,
  457. GRF_GPIO3A3_E_MASK = 7 << GRF_GPIO3A3_E_SHIFT,
  458. GRF_GPIO3A4_E_SHIFT = 12,
  459. GRF_GPIO3A4_E_MASK = 7 << GRF_GPIO3A4_E_SHIFT,
  460. GRF_GPIO3A5_E0_SHIFT = 15,
  461. GRF_GPIO3A5_E0_MASK = 1 << GRF_GPIO3A5_E0_SHIFT,
  462. /* GRF_GPIO3A_E2 */
  463. GRF_GPIO3A5_E12_SHIFT = 0,
  464. GRF_GPIO3A5_E12_MASK = 3 << GRF_GPIO3A5_E12_SHIFT,
  465. GRF_GPIO3A6_E_SHIFT = 2,
  466. GRF_GPIO3A6_E_MASK = 7 << GRF_GPIO3A6_E_SHIFT,
  467. GRF_GPIO3A7_E_SHIFT = 5,
  468. GRF_GPIO3A7_E_MASK = 7 << GRF_GPIO3A7_E_SHIFT,
  469. /* GRF_GPIO3B_E01 */
  470. GRF_GPIO3B0_E_SHIFT = 0,
  471. GRF_GPIO3B0_E_MASK = 7 << GRF_GPIO3B0_E_SHIFT,
  472. GRF_GPIO3B1_E_SHIFT = 3,
  473. GRF_GPIO3B1_E_MASK = 7 << GRF_GPIO3B1_E_SHIFT,
  474. GRF_GPIO3B2_E_SHIFT = 6,
  475. GRF_GPIO3B2_E_MASK = 7 << GRF_GPIO3B2_E_SHIFT,
  476. GRF_GPIO3B3_E_SHIFT = 9,
  477. GRF_GPIO3B3_E_MASK = 7 << GRF_GPIO3B3_E_SHIFT,
  478. GRF_GPIO3B4_E_SHIFT = 12,
  479. GRF_GPIO3B4_E_MASK = 7 << GRF_GPIO3B4_E_SHIFT,
  480. GRF_GPIO3B5_E0_SHIFT = 15,
  481. GRF_GPIO3B5_E0_MASK = 1 << GRF_GPIO3B5_E0_SHIFT,
  482. /* GRF_GPIO3A_E2 */
  483. GRF_GPIO3B5_E12_SHIFT = 0,
  484. GRF_GPIO3B5_E12_MASK = 3 << GRF_GPIO3B5_E12_SHIFT,
  485. GRF_GPIO3B6_E_SHIFT = 2,
  486. GRF_GPIO3B6_E_MASK = 7 << GRF_GPIO3B6_E_SHIFT,
  487. GRF_GPIO3B7_E_SHIFT = 5,
  488. GRF_GPIO3B7_E_MASK = 7 << GRF_GPIO3B7_E_SHIFT,
  489. /* GRF_GPIO3C_E01 */
  490. GRF_GPIO3C0_E_SHIFT = 0,
  491. GRF_GPIO3C0_E_MASK = 7 << GRF_GPIO3C0_E_SHIFT,
  492. GRF_GPIO3C1_E_SHIFT = 3,
  493. GRF_GPIO3C1_E_MASK = 7 << GRF_GPIO3C1_E_SHIFT,
  494. GRF_GPIO3C2_E_SHIFT = 6,
  495. GRF_GPIO3C2_E_MASK = 7 << GRF_GPIO3C2_E_SHIFT,
  496. GRF_GPIO3C3_E_SHIFT = 9,
  497. GRF_GPIO3C3_E_MASK = 7 << GRF_GPIO3C3_E_SHIFT,
  498. GRF_GPIO3C4_E_SHIFT = 12,
  499. GRF_GPIO3C4_E_MASK = 7 << GRF_GPIO3C4_E_SHIFT,
  500. GRF_GPIO3C5_E0_SHIFT = 15,
  501. GRF_GPIO3C5_E0_MASK = 1 << GRF_GPIO3C5_E0_SHIFT,
  502. /* GRF_GPIO3C_E2 */
  503. GRF_GPIO3C5_E12_SHIFT = 0,
  504. GRF_GPIO3C5_E12_MASK = 3 << GRF_GPIO3C5_E12_SHIFT,
  505. GRF_GPIO3C6_E_SHIFT = 2,
  506. GRF_GPIO3C6_E_MASK = 7 << GRF_GPIO3C6_E_SHIFT,
  507. GRF_GPIO3C7_E_SHIFT = 5,
  508. GRF_GPIO3C7_E_MASK = 7 << GRF_GPIO3C7_E_SHIFT,
  509. /* GRF_SOC_CON7 */
  510. GRF_UART_DBG_SEL_SHIFT = 10,
  511. GRF_UART_DBG_SEL_MASK = 3 << GRF_UART_DBG_SEL_SHIFT,
  512. GRF_UART_DBG_SEL_C = 2,
  513. /* GRF_SOC_CON20 */
  514. GRF_DSI0_VOP_SEL_SHIFT = 0,
  515. GRF_DSI0_VOP_SEL_MASK = 1 << GRF_DSI0_VOP_SEL_SHIFT,
  516. GRF_DSI0_VOP_SEL_B = 0,
  517. GRF_DSI0_VOP_SEL_L = 1,
  518. GRF_RK3399_HDMI_VOP_SEL_MASK = 1 << 6,
  519. GRF_RK3399_HDMI_VOP_SEL_B = 0 << 6,
  520. GRF_RK3399_HDMI_VOP_SEL_L = 1 << 6,
  521. /* GRF_SOC_CON22 */
  522. GRF_DPHY_TX0_RXMODE_SHIFT = 0,
  523. GRF_DPHY_TX0_RXMODE_MASK = 0xf << GRF_DPHY_TX0_RXMODE_SHIFT,
  524. GRF_DPHY_TX0_RXMODE_EN = 0xb,
  525. GRF_DPHY_TX0_RXMODE_DIS = 0,
  526. GRF_DPHY_TX0_TXSTOPMODE_SHIFT = 4,
  527. GRF_DPHY_TX0_TXSTOPMODE_MASK = 0xf0 << GRF_DPHY_TX0_TXSTOPMODE_SHIFT,
  528. GRF_DPHY_TX0_TXSTOPMODE_EN = 0xc,
  529. GRF_DPHY_TX0_TXSTOPMODE_DIS = 0,
  530. GRF_DPHY_TX0_TURNREQUEST_SHIFT = 12,
  531. GRF_DPHY_TX0_TURNREQUEST_MASK =
  532. 0xf000 << GRF_DPHY_TX0_TURNREQUEST_SHIFT,
  533. GRF_DPHY_TX0_TURNREQUEST_EN = 0x1,
  534. GRF_DPHY_TX0_TURNREQUEST_DIS = 0,
  535. /* PMUGRF_GPIO0A_IOMUX */
  536. PMUGRF_GPIO0A6_SEL_SHIFT = 12,
  537. PMUGRF_GPIO0A6_SEL_MASK = 3 << PMUGRF_GPIO0A6_SEL_SHIFT,
  538. PMUGRF_PWM_3A = 1,
  539. /* PMUGRF_GPIO1A_IOMUX */
  540. PMUGRF_GPIO1A7_SEL_SHIFT = 14,
  541. PMUGRF_GPIO1A7_SEL_MASK = 3 << PMUGRF_GPIO1A7_SEL_SHIFT,
  542. PMUGRF_SPI1EC_RXD = 2,
  543. /* PMUGRF_GPIO1B_IOMUX */
  544. PMUGRF_GPIO1B0_SEL_SHIFT = 0,
  545. PMUGRF_GPIO1B0_SEL_MASK = 3 << PMUGRF_GPIO1B0_SEL_SHIFT,
  546. PMUGRF_SPI1EC_TXD = 2,
  547. PMUGRF_GPIO1B1_SEL_SHIFT = 2,
  548. PMUGRF_GPIO1B1_SEL_MASK = 3 << PMUGRF_GPIO1B1_SEL_SHIFT,
  549. PMUGRF_SPI1EC_CLK = 2,
  550. PMUGRF_GPIO1B2_SEL_SHIFT = 4,
  551. PMUGRF_GPIO1B2_SEL_MASK = 3 << PMUGRF_GPIO1B2_SEL_SHIFT,
  552. PMUGRF_SPI1EC_CSN0 = 2,
  553. PMUGRF_GPIO1B6_SEL_SHIFT = 12,
  554. PMUGRF_GPIO1B6_SEL_MASK = 3 << PMUGRF_GPIO1B6_SEL_SHIFT,
  555. PMUGRF_PWM_3B = 1,
  556. PMUGRF_GPIO1B7_SEL_SHIFT = 14,
  557. PMUGRF_GPIO1B7_SEL_MASK = 3 << PMUGRF_GPIO1B7_SEL_SHIFT,
  558. PMUGRF_I2C0PMU_SDA = 2,
  559. /* PMUGRF_GPIO1C_IOMUX */
  560. PMUGRF_GPIO1C0_SEL_SHIFT = 0,
  561. PMUGRF_GPIO1C0_SEL_MASK = 3 << PMUGRF_GPIO1C0_SEL_SHIFT,
  562. PMUGRF_I2C0PMU_SCL = 2,
  563. PMUGRF_GPIO1C3_SEL_SHIFT = 6,
  564. PMUGRF_GPIO1C3_SEL_MASK = 3 << PMUGRF_GPIO1C3_SEL_SHIFT,
  565. PMUGRF_PWM_2 = 1,
  566. PMUGRF_GPIO1C4_SEL_SHIFT = 8,
  567. PMUGRF_GPIO1C4_SEL_MASK = 3 << PMUGRF_GPIO1C4_SEL_SHIFT,
  568. PMUGRF_I2C8PMU_SDA = 1,
  569. PMUGRF_GPIO1C5_SEL_SHIFT = 10,
  570. PMUGRF_GPIO1C5_SEL_MASK = 3 << PMUGRF_GPIO1C5_SEL_SHIFT,
  571. PMUGRF_I2C8PMU_SCL = 1,
  572. };
  573. /* GRF_SOC_CON5 */
  574. enum {
  575. RK3399_GMAC_PHY_INTF_SEL_SHIFT = 9,
  576. RK3399_GMAC_PHY_INTF_SEL_MASK = (7 << RK3399_GMAC_PHY_INTF_SEL_SHIFT),
  577. RK3399_GMAC_PHY_INTF_SEL_RGMII = (1 << RK3399_GMAC_PHY_INTF_SEL_SHIFT),
  578. RK3399_GMAC_PHY_INTF_SEL_RMII = (4 << RK3399_GMAC_PHY_INTF_SEL_SHIFT),
  579. RK3399_GMAC_CLK_SEL_SHIFT = 4,
  580. RK3399_GMAC_CLK_SEL_MASK = (3 << RK3399_GMAC_CLK_SEL_SHIFT),
  581. RK3399_GMAC_CLK_SEL_125M = (0 << RK3399_GMAC_CLK_SEL_SHIFT),
  582. RK3399_GMAC_CLK_SEL_25M = (3 << RK3399_GMAC_CLK_SEL_SHIFT),
  583. RK3399_GMAC_CLK_SEL_2_5M = (2 << RK3399_GMAC_CLK_SEL_SHIFT),
  584. };
  585. /* GRF_SOC_CON6 */
  586. enum {
  587. RK3399_RXCLK_DLY_ENA_GMAC_SHIFT = 15,
  588. RK3399_RXCLK_DLY_ENA_GMAC_MASK =
  589. (1 << RK3399_RXCLK_DLY_ENA_GMAC_SHIFT),
  590. RK3399_RXCLK_DLY_ENA_GMAC_DISABLE = 0,
  591. RK3399_RXCLK_DLY_ENA_GMAC_ENABLE =
  592. (1 << RK3399_RXCLK_DLY_ENA_GMAC_SHIFT),
  593. RK3399_TXCLK_DLY_ENA_GMAC_SHIFT = 7,
  594. RK3399_TXCLK_DLY_ENA_GMAC_MASK =
  595. (1 << RK3399_TXCLK_DLY_ENA_GMAC_SHIFT),
  596. RK3399_TXCLK_DLY_ENA_GMAC_DISABLE = 0,
  597. RK3399_TXCLK_DLY_ENA_GMAC_ENABLE =
  598. (1 << RK3399_TXCLK_DLY_ENA_GMAC_SHIFT),
  599. RK3399_CLK_RX_DL_CFG_GMAC_SHIFT = 8,
  600. RK3399_CLK_RX_DL_CFG_GMAC_MASK =
  601. (0x7f << RK3399_CLK_RX_DL_CFG_GMAC_SHIFT),
  602. RK3399_CLK_TX_DL_CFG_GMAC_SHIFT = 0,
  603. RK3399_CLK_TX_DL_CFG_GMAC_MASK =
  604. (0x7f << RK3399_CLK_TX_DL_CFG_GMAC_SHIFT),
  605. };
  606. #endif /* __SOC_ROCKCHIP_RK3399_GRF_H__ */