mpc8641hpcn.c 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244
  1. /*
  2. * Copyright 2006, 2007, 2010-2011 Freescale Semiconductor.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <pci.h>
  8. #include <asm/processor.h>
  9. #include <asm/immap_86xx.h>
  10. #include <asm/fsl_pci.h>
  11. #include <fsl_ddr_sdram.h>
  12. #include <asm/fsl_serdes.h>
  13. #include <asm/io.h>
  14. #include <libfdt.h>
  15. #include <fdt_support.h>
  16. #include <netdev.h>
  17. DECLARE_GLOBAL_DATA_PTR;
  18. phys_size_t fixed_sdram(void);
  19. int checkboard(void)
  20. {
  21. u8 vboot;
  22. u8 *pixis_base = (u8 *)PIXIS_BASE;
  23. printf ("Board: MPC8641HPCN, Sys ID: 0x%02x, "
  24. "Sys Ver: 0x%02x, FPGA Ver: 0x%02x, ",
  25. in_8(pixis_base + PIXIS_ID), in_8(pixis_base + PIXIS_VER),
  26. in_8(pixis_base + PIXIS_PVER));
  27. vboot = in_8(pixis_base + PIXIS_VBOOT);
  28. if (vboot & PIXIS_VBOOT_FMAP)
  29. printf ("vBank: %d\n", ((vboot & PIXIS_VBOOT_FBANK) >> 6));
  30. else
  31. puts ("Promjet\n");
  32. return 0;
  33. }
  34. int initdram(void)
  35. {
  36. phys_size_t dram_size = 0;
  37. #if defined(CONFIG_SPD_EEPROM)
  38. dram_size = fsl_ddr_sdram();
  39. #else
  40. dram_size = fixed_sdram();
  41. #endif
  42. setup_ddr_bat(dram_size);
  43. debug(" DDR: ");
  44. gd->ram_size = dram_size;
  45. return 0;
  46. }
  47. #if !defined(CONFIG_SPD_EEPROM)
  48. /*
  49. * Fixed sdram init -- doesn't use serial presence detect.
  50. */
  51. phys_size_t
  52. fixed_sdram(void)
  53. {
  54. #if !defined(CONFIG_SYS_RAMBOOT)
  55. volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
  56. struct ccsr_ddr __iomem *ddr = &immap->im_ddr1;
  57. ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
  58. ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
  59. ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
  60. ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
  61. ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
  62. ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
  63. ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1;
  64. ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
  65. ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
  66. ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
  67. ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;
  68. ddr->sdram_ocd_cntl = CONFIG_SYS_DDR_OCD_CTRL;
  69. ddr->sdram_ocd_status = CONFIG_SYS_DDR_OCD_STATUS;
  70. #if defined (CONFIG_DDR_ECC)
  71. ddr->err_disable = 0x0000008D;
  72. ddr->err_sbe = 0x00ff0000;
  73. #endif
  74. asm("sync;isync");
  75. udelay(500);
  76. #if defined (CONFIG_DDR_ECC)
  77. /* Enable ECC checking */
  78. ddr->sdram_cfg = (CONFIG_SYS_DDR_CONTROL | 0x20000000);
  79. #else
  80. ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;
  81. ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2;
  82. #endif
  83. asm("sync; isync");
  84. udelay(500);
  85. #endif
  86. return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
  87. }
  88. #endif /* !defined(CONFIG_SPD_EEPROM) */
  89. void pci_init_board(void)
  90. {
  91. fsl_pcie_init_board(0);
  92. #ifdef CONFIG_PCIE1
  93. /*
  94. * Activate ULI1575 legacy chip by performing a fake
  95. * memory access. Needed to make ULI RTC work.
  96. */
  97. in_be32((unsigned *) ((char *)(CONFIG_SYS_PCIE1_MEM_VIRT
  98. + CONFIG_SYS_PCIE1_MEM_SIZE - 0x1000000)));
  99. #endif /* CONFIG_PCIE1 */
  100. }
  101. #if defined(CONFIG_OF_BOARD_SETUP)
  102. int ft_board_setup(void *blob, bd_t *bd)
  103. {
  104. int off;
  105. u64 *tmp;
  106. int addrcells;
  107. ft_cpu_setup(blob, bd);
  108. FT_FSL_PCI_SETUP;
  109. /*
  110. * Warn if it looks like the device tree doesn't match u-boot.
  111. * This is just an estimation, based on the location of CCSR,
  112. * which is defined by the "reg" property in the soc node.
  113. */
  114. off = fdt_path_offset(blob, "/soc8641");
  115. addrcells = fdt_address_cells(blob, 0);
  116. tmp = (u64 *)fdt_getprop(blob, off, "reg", NULL);
  117. if (tmp) {
  118. u64 addr;
  119. if (addrcells == 1)
  120. addr = *(u32 *)tmp;
  121. else
  122. addr = *tmp;
  123. if (addr != CONFIG_SYS_CCSRBAR_PHYS)
  124. printf("WARNING: The CCSRBAR address in your .dts "
  125. "does not match the address of the CCSR "
  126. "in u-boot. This means your .dts might "
  127. "be old.\n");
  128. }
  129. return 0;
  130. }
  131. #endif
  132. /*
  133. * get_board_sys_clk
  134. * Reads the FPGA on board for CONFIG_SYS_CLK_FREQ
  135. */
  136. unsigned long
  137. get_board_sys_clk(ulong dummy)
  138. {
  139. u8 i, go_bit, rd_clks;
  140. ulong val = 0;
  141. u8 *pixis_base = (u8 *)PIXIS_BASE;
  142. go_bit = in_8(pixis_base + PIXIS_VCTL);
  143. go_bit &= 0x01;
  144. rd_clks = in_8(pixis_base + PIXIS_VCFGEN0);
  145. rd_clks &= 0x1C;
  146. /*
  147. * Only if both go bit and the SCLK bit in VCFGEN0 are set
  148. * should we be using the AUX register. Remember, we also set the
  149. * GO bit to boot from the alternate bank on the on-board flash
  150. */
  151. if (go_bit) {
  152. if (rd_clks == 0x1c)
  153. i = in_8(pixis_base + PIXIS_AUX);
  154. else
  155. i = in_8(pixis_base + PIXIS_SPD);
  156. } else {
  157. i = in_8(pixis_base + PIXIS_SPD);
  158. }
  159. i &= 0x07;
  160. switch (i) {
  161. case 0:
  162. val = 33000000;
  163. break;
  164. case 1:
  165. val = 40000000;
  166. break;
  167. case 2:
  168. val = 50000000;
  169. break;
  170. case 3:
  171. val = 66000000;
  172. break;
  173. case 4:
  174. val = 83000000;
  175. break;
  176. case 5:
  177. val = 100000000;
  178. break;
  179. case 6:
  180. val = 134000000;
  181. break;
  182. case 7:
  183. val = 166000000;
  184. break;
  185. }
  186. return val;
  187. }
  188. int board_eth_init(bd_t *bis)
  189. {
  190. /* Initialize TSECs */
  191. cpu_eth_init(bis);
  192. return pci_eth_init(bis);
  193. }
  194. void board_reset(void)
  195. {
  196. u8 *pixis_base = (u8 *)PIXIS_BASE;
  197. out_8(pixis_base + PIXIS_RST, 0);
  198. while (1)
  199. ;
  200. }