ddr.c 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284
  1. /*
  2. * Copyright 2009-2011 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0
  5. */
  6. #include <common.h>
  7. #include <i2c.h>
  8. #include <hwconfig.h>
  9. #include <asm/mmu.h>
  10. #include <fsl_ddr_sdram.h>
  11. #include <fsl_ddr_dimm_params.h>
  12. #include <asm/fsl_law.h>
  13. DECLARE_GLOBAL_DATA_PTR;
  14. /*
  15. * Fixed sdram init -- doesn't use serial presence detect.
  16. */
  17. extern fixed_ddr_parm_t fixed_ddr_parm_0[];
  18. #if (CONFIG_SYS_NUM_DDR_CTLRS == 2)
  19. extern fixed_ddr_parm_t fixed_ddr_parm_1[];
  20. #endif
  21. phys_size_t fixed_sdram(void)
  22. {
  23. int i;
  24. char buf[32];
  25. fsl_ddr_cfg_regs_t ddr_cfg_regs;
  26. phys_size_t ddr_size;
  27. unsigned int lawbar1_target_id;
  28. ulong ddr_freq, ddr_freq_mhz;
  29. ddr_freq = get_ddr_freq(0);
  30. ddr_freq_mhz = ddr_freq / 1000000;
  31. printf("Configuring DDR for %s MT/s data rate\n",
  32. strmhz(buf, ddr_freq));
  33. for (i = 0; fixed_ddr_parm_0[i].max_freq > 0; i++) {
  34. if ((ddr_freq_mhz > fixed_ddr_parm_0[i].min_freq) &&
  35. (ddr_freq_mhz <= fixed_ddr_parm_0[i].max_freq)) {
  36. memcpy(&ddr_cfg_regs,
  37. fixed_ddr_parm_0[i].ddr_settings,
  38. sizeof(ddr_cfg_regs));
  39. break;
  40. }
  41. }
  42. if (fixed_ddr_parm_0[i].max_freq == 0)
  43. panic("Unsupported DDR data rate %s MT/s data rate\n",
  44. strmhz(buf, ddr_freq));
  45. ddr_size = (phys_size_t) CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
  46. ddr_cfg_regs.ddr_cdr1 = DDR_CDR1_DHC_EN;
  47. fsl_ddr_set_memctl_regs(&ddr_cfg_regs, 0, 0);
  48. #if (CONFIG_SYS_NUM_DDR_CTLRS == 2)
  49. memcpy(&ddr_cfg_regs,
  50. fixed_ddr_parm_1[i].ddr_settings,
  51. sizeof(ddr_cfg_regs));
  52. ddr_cfg_regs.ddr_cdr1 = DDR_CDR1_DHC_EN;
  53. fsl_ddr_set_memctl_regs(&ddr_cfg_regs, 1, 0);
  54. #endif
  55. /*
  56. * setup laws for DDR. If not interleaving, presuming half memory on
  57. * DDR1 and the other half on DDR2
  58. */
  59. if (fixed_ddr_parm_0[i].ddr_settings->cs[0].config & 0x20000000) {
  60. if (set_ddr_laws(CONFIG_SYS_DDR_SDRAM_BASE,
  61. ddr_size,
  62. LAW_TRGT_IF_DDR_INTRLV) < 0) {
  63. printf("ERROR setting Local Access Windows for DDR\n");
  64. return 0;
  65. }
  66. } else {
  67. #if (CONFIG_SYS_NUM_DDR_CTLRS == 2)
  68. /* We require both controllers have identical DIMMs */
  69. lawbar1_target_id = LAW_TRGT_IF_DDR_1;
  70. if (set_ddr_laws(CONFIG_SYS_DDR_SDRAM_BASE,
  71. ddr_size / 2,
  72. lawbar1_target_id) < 0) {
  73. printf("ERROR setting Local Access Windows for DDR\n");
  74. return 0;
  75. }
  76. lawbar1_target_id = LAW_TRGT_IF_DDR_2;
  77. if (set_ddr_laws(CONFIG_SYS_DDR_SDRAM_BASE + ddr_size / 2,
  78. ddr_size / 2,
  79. lawbar1_target_id) < 0) {
  80. printf("ERROR setting Local Access Windows for DDR\n");
  81. return 0;
  82. }
  83. #else
  84. lawbar1_target_id = LAW_TRGT_IF_DDR_1;
  85. if (set_ddr_laws(CONFIG_SYS_DDR_SDRAM_BASE,
  86. ddr_size,
  87. lawbar1_target_id) < 0) {
  88. printf("ERROR setting Local Access Windows for DDR\n");
  89. return 0;
  90. }
  91. #endif
  92. }
  93. return ddr_size;
  94. }
  95. struct board_specific_parameters {
  96. u32 n_ranks;
  97. u32 datarate_mhz_high;
  98. u32 clk_adjust;
  99. u32 wrlvl_start;
  100. u32 cpo;
  101. u32 write_data_delay;
  102. u32 force_2t;
  103. };
  104. /*
  105. * This table contains all valid speeds we want to override with board
  106. * specific parameters. datarate_mhz_high values need to be in ascending order
  107. * for each n_ranks group.
  108. */
  109. static const struct board_specific_parameters udimm0[] = {
  110. /*
  111. * memory controller 0
  112. * num| hi| clk| wrlvl | cpo |wrdata|2T
  113. * ranks| mhz|adjst| start | |delay |
  114. */
  115. {4, 850, 4, 6, 0xff, 2, 0},
  116. {4, 950, 5, 7, 0xff, 2, 0},
  117. {4, 1050, 5, 8, 0xff, 2, 0},
  118. {4, 1250, 5, 10, 0xff, 2, 0},
  119. {4, 1350, 5, 11, 0xff, 2, 0},
  120. {4, 1666, 5, 12, 0xff, 2, 0},
  121. {2, 850, 5, 6, 0xff, 2, 0},
  122. {2, 1050, 5, 7, 0xff, 2, 0},
  123. {2, 1250, 4, 6, 0xff, 2, 0},
  124. {2, 1350, 5, 7, 0xff, 2, 0},
  125. {2, 1666, 5, 8, 0xff, 2, 0},
  126. {1, 1250, 4, 6, 0xff, 2, 0},
  127. {1, 1335, 4, 7, 0xff, 2, 0},
  128. {1, 1666, 4, 8, 0xff, 2, 0},
  129. {}
  130. };
  131. /*
  132. * The two slots have slightly different timing. The center values are good
  133. * for both slots. We use identical speed tables for them. In future use, if
  134. * DIMMs have fewer center values that require two separated tables, copy the
  135. * udimm0 table to udimm1 and make changes to clk_adjust and wrlvl_start.
  136. */
  137. static const struct board_specific_parameters *udimms[] = {
  138. udimm0,
  139. udimm0,
  140. };
  141. static const struct board_specific_parameters rdimm0[] = {
  142. /*
  143. * memory controller 0
  144. * num| hi| clk| wrlvl | cpo |wrdata|2T
  145. * ranks| mhz|adjst| start | |delay |
  146. */
  147. {4, 850, 4, 6, 0xff, 2, 0},
  148. {4, 950, 5, 7, 0xff, 2, 0},
  149. {4, 1050, 5, 8, 0xff, 2, 0},
  150. {4, 1250, 5, 10, 0xff, 2, 0},
  151. {4, 1350, 5, 11, 0xff, 2, 0},
  152. {4, 1666, 5, 12, 0xff, 2, 0},
  153. {2, 850, 4, 6, 0xff, 2, 0},
  154. {2, 1050, 4, 7, 0xff, 2, 0},
  155. {2, 1666, 4, 8, 0xff, 2, 0},
  156. {1, 850, 4, 5, 0xff, 2, 0},
  157. {1, 950, 4, 7, 0xff, 2, 0},
  158. {1, 1666, 4, 8, 0xff, 2, 0},
  159. {}
  160. };
  161. /*
  162. * The two slots have slightly different timing. See comments above.
  163. */
  164. static const struct board_specific_parameters *rdimms[] = {
  165. rdimm0,
  166. rdimm0,
  167. };
  168. void fsl_ddr_board_options(memctl_options_t *popts,
  169. dimm_params_t *pdimm,
  170. unsigned int ctrl_num)
  171. {
  172. const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
  173. ulong ddr_freq;
  174. if (ctrl_num > 1) {
  175. printf("Wrong parameter for controller number %d", ctrl_num);
  176. return;
  177. }
  178. if (!pdimm->n_ranks)
  179. return;
  180. if (popts->registered_dimm_en)
  181. pbsp = rdimms[ctrl_num];
  182. else
  183. pbsp = udimms[ctrl_num];
  184. /* Get clk_adjust, cpo, write_data_delay,2T, according to the board ddr
  185. * freqency and n_banks specified in board_specific_parameters table.
  186. */
  187. ddr_freq = get_ddr_freq(0) / 1000000;
  188. while (pbsp->datarate_mhz_high) {
  189. if (pbsp->n_ranks == pdimm->n_ranks) {
  190. if (ddr_freq <= pbsp->datarate_mhz_high) {
  191. popts->cpo_override = pbsp->cpo;
  192. popts->write_data_delay =
  193. pbsp->write_data_delay;
  194. popts->clk_adjust = pbsp->clk_adjust;
  195. popts->wrlvl_start = pbsp->wrlvl_start;
  196. popts->twot_en = pbsp->force_2t;
  197. goto found;
  198. }
  199. pbsp_highest = pbsp;
  200. }
  201. pbsp++;
  202. }
  203. if (pbsp_highest) {
  204. printf("Error: board specific timing not found "
  205. "for data rate %lu MT/s!\n"
  206. "Trying to use the highest speed (%u) parameters\n",
  207. ddr_freq, pbsp_highest->datarate_mhz_high);
  208. popts->cpo_override = pbsp_highest->cpo;
  209. popts->write_data_delay = pbsp_highest->write_data_delay;
  210. popts->clk_adjust = pbsp_highest->clk_adjust;
  211. popts->wrlvl_start = pbsp_highest->wrlvl_start;
  212. popts->twot_en = pbsp_highest->force_2t;
  213. } else {
  214. panic("DIMM is not supported by this board");
  215. }
  216. found:
  217. /*
  218. * Factors to consider for half-strength driver enable:
  219. * - number of DIMMs installed
  220. */
  221. popts->half_strength_driver_enable = 0;
  222. /*
  223. * Write leveling override
  224. */
  225. popts->wrlvl_override = 1;
  226. popts->wrlvl_sample = 0xf;
  227. /*
  228. * Rtt and Rtt_WR override
  229. */
  230. popts->rtt_override = 0;
  231. /* Enable ZQ calibration */
  232. popts->zq_en = 1;
  233. /* DHC_EN =1, ODT = 60 Ohm */
  234. popts->ddr_cdr1 = DDR_CDR1_DHC_EN;
  235. }
  236. int initdram(void)
  237. {
  238. phys_size_t dram_size;
  239. puts("Initializing....");
  240. if (fsl_use_spd()) {
  241. puts("using SPD\n");
  242. dram_size = fsl_ddr_sdram();
  243. } else {
  244. puts("using fixed parameters\n");
  245. dram_size = fixed_sdram();
  246. }
  247. dram_size = setup_ddr_tlbs(dram_size / 0x100000);
  248. dram_size *= 0x100000;
  249. debug(" DDR: ");
  250. gd->ram_size = dram_size;
  251. return 0;
  252. }