sdram.c 3.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140
  1. /*
  2. * (C) Copyright 2009
  3. * Matthias Fuchs, esd gmbh, matthias.fuchs@esd.eu
  4. *
  5. * (C) Copyright 2006
  6. * Sylvie Gohl, AMCC/IBM, gohl.sylvie@fr.ibm.com
  7. * Jacqueline Pira-Ferriol, AMCC/IBM, jpira-ferriol@fr.ibm.com
  8. * Thierry Roman, AMCC/IBM, thierry_roman@fr.ibm.com
  9. * Alain Saurel, AMCC/IBM, alain.saurel@fr.ibm.com
  10. * Robert Snyder, AMCC/IBM, rob.snyder@fr.ibm.com
  11. *
  12. * (C) Copyright 2006-2007
  13. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  14. *
  15. * SPDX-License-Identifier: GPL-2.0+
  16. */
  17. /* define DEBUG for debug output */
  18. #undef DEBUG
  19. #include <common.h>
  20. #include <asm/processor.h>
  21. #include <asm/io.h>
  22. #include <asm/mmu.h>
  23. #include <asm/ppc440.h>
  24. DECLARE_GLOBAL_DATA_PTR;
  25. extern int denali_wait_for_dlllock(void);
  26. extern void denali_core_search_data_eye(void);
  27. struct sdram_conf_s {
  28. ulong size;
  29. int rows;
  30. int banks;
  31. };
  32. struct sdram_conf_s sdram_conf[] = {
  33. {(1024 << 20), 14, 8}, /* 1GByte: 4x2GBit, 14x10, 8 banks */
  34. {(512 << 20), 13, 8}, /* 512MByte: 4x1GBit, 13x10, 8 banks */
  35. {(256 << 20), 13, 4}, /* 256MByte: 4x512MBit, 13x10, 4 banks */
  36. };
  37. /*
  38. * initdram -- 440EPx's DDR controller is a DENALI Core
  39. */
  40. int initdram_by_rb(int rows, int banks)
  41. {
  42. ulong speed = get_bus_freq(0);
  43. mtsdram(DDR0_02, 0x00000000);
  44. mtsdram(DDR0_00, 0x0000190A);
  45. mtsdram(DDR0_01, 0x01000000);
  46. mtsdram(DDR0_03, 0x02030602);
  47. mtsdram(DDR0_04, 0x0A020200);
  48. mtsdram(DDR0_05, 0x02020308);
  49. mtsdram(DDR0_06, 0x0102C812);
  50. mtsdram(DDR0_07, 0x000D0100);
  51. mtsdram(DDR0_08, 0x02430001);
  52. mtsdram(DDR0_09, 0x00011D5F);
  53. mtsdram(DDR0_10, 0x00000100);
  54. mtsdram(DDR0_11, 0x0027C800);
  55. mtsdram(DDR0_12, 0x00000003);
  56. mtsdram(DDR0_14, 0x00000000);
  57. mtsdram(DDR0_17, 0x19000000);
  58. mtsdram(DDR0_18, 0x19191919);
  59. mtsdram(DDR0_19, 0x19191919);
  60. mtsdram(DDR0_20, 0x0B0B0B0B);
  61. mtsdram(DDR0_21, 0x0B0B0B0B);
  62. mtsdram(DDR0_22, 0x00267F0B);
  63. mtsdram(DDR0_23, 0x00000000);
  64. mtsdram(DDR0_24, 0x01010002);
  65. if (speed > 133333334)
  66. mtsdram(DDR0_26, 0x5B26050C);
  67. else
  68. mtsdram(DDR0_26, 0x5B260408);
  69. mtsdram(DDR0_27, 0x0000682B);
  70. mtsdram(DDR0_28, 0x00000000);
  71. mtsdram(DDR0_31, 0x00000000);
  72. mtsdram(DDR0_42,
  73. DDR0_42_ADDR_PINS_DECODE(14 - rows) |
  74. 0x00000006);
  75. mtsdram(DDR0_43,
  76. DDR0_43_EIGHT_BANK_MODE_ENCODE(8 == banks ? 1 : 0) |
  77. 0x030A0200);
  78. mtsdram(DDR0_44, 0x00000003);
  79. mtsdram(DDR0_02, 0x00000001);
  80. denali_wait_for_dlllock();
  81. #ifdef CONFIG_DDR_DATA_EYE
  82. /*
  83. * Perform data eye search if requested.
  84. */
  85. denali_core_search_data_eye();
  86. #endif
  87. /*
  88. * Clear possible errors resulting from data-eye-search.
  89. * If not done, then we could get an interrupt later on when
  90. * exceptions are enabled.
  91. */
  92. set_mcsr(get_mcsr());
  93. return 0;
  94. }
  95. int initdram(void)
  96. {
  97. phys_size_t size;
  98. int n;
  99. /* go through supported memory configurations */
  100. for (n = 0; n < ARRAY_SIZE(sdram_conf); n++) {
  101. size = sdram_conf[n].size;
  102. /* program TLB entries */
  103. program_tlb(0, CONFIG_SYS_SDRAM_BASE, size,
  104. TLB_WORD2_I_ENABLE);
  105. /*
  106. * setup denali core
  107. */
  108. initdram_by_rb(sdram_conf[n].rows,
  109. sdram_conf[n].banks);
  110. /* check for suitable configuration */
  111. if (get_ram_size(CONFIG_SYS_SDRAM_BASE, size) == size) {
  112. gd->ram_size = size;
  113. return 0;
  114. }
  115. /* delete TLB entries */
  116. remove_tlb(CONFIG_SYS_SDRAM_BASE, size);
  117. }
  118. return -ENXIO;
  119. }