ctrl_regs.c 68 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442
  1. /*
  2. * Copyright 2008-2014 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. /*
  7. * Generic driver for Freescale DDR/DDR2/DDR3 memory controller.
  8. * Based on code from spd_sdram.c
  9. * Author: James Yang [at freescale.com]
  10. */
  11. #include <common.h>
  12. #include <fsl_ddr_sdram.h>
  13. #include <fsl_ddr.h>
  14. #include <fsl_immap.h>
  15. #include <asm/io.h>
  16. /*
  17. * Determine Rtt value.
  18. *
  19. * This should likely be either board or controller specific.
  20. *
  21. * Rtt(nominal) - DDR2:
  22. * 0 = Rtt disabled
  23. * 1 = 75 ohm
  24. * 2 = 150 ohm
  25. * 3 = 50 ohm
  26. * Rtt(nominal) - DDR3:
  27. * 0 = Rtt disabled
  28. * 1 = 60 ohm
  29. * 2 = 120 ohm
  30. * 3 = 40 ohm
  31. * 4 = 20 ohm
  32. * 5 = 30 ohm
  33. *
  34. * FIXME: Apparently 8641 needs a value of 2
  35. * FIXME: Old code seys if 667 MHz or higher, use 3 on 8572
  36. *
  37. * FIXME: There was some effort down this line earlier:
  38. *
  39. * unsigned int i;
  40. * for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL/2; i++) {
  41. * if (popts->dimmslot[i].num_valid_cs
  42. * && (popts->cs_local_opts[2*i].odt_rd_cfg
  43. * || popts->cs_local_opts[2*i].odt_wr_cfg)) {
  44. * rtt = 2;
  45. * break;
  46. * }
  47. * }
  48. */
  49. static inline int fsl_ddr_get_rtt(void)
  50. {
  51. int rtt;
  52. #if defined(CONFIG_SYS_FSL_DDR1)
  53. rtt = 0;
  54. #elif defined(CONFIG_SYS_FSL_DDR2)
  55. rtt = 3;
  56. #else
  57. rtt = 0;
  58. #endif
  59. return rtt;
  60. }
  61. #ifdef CONFIG_SYS_FSL_DDR4
  62. /*
  63. * compute CAS write latency according to DDR4 spec
  64. * CWL = 9 for <= 1600MT/s
  65. * 10 for <= 1866MT/s
  66. * 11 for <= 2133MT/s
  67. * 12 for <= 2400MT/s
  68. * 14 for <= 2667MT/s
  69. * 16 for <= 2933MT/s
  70. * 18 for higher
  71. */
  72. static inline unsigned int compute_cas_write_latency(
  73. const unsigned int ctrl_num)
  74. {
  75. unsigned int cwl;
  76. const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num);
  77. if (mclk_ps >= 1250)
  78. cwl = 9;
  79. else if (mclk_ps >= 1070)
  80. cwl = 10;
  81. else if (mclk_ps >= 935)
  82. cwl = 11;
  83. else if (mclk_ps >= 833)
  84. cwl = 12;
  85. else if (mclk_ps >= 750)
  86. cwl = 14;
  87. else if (mclk_ps >= 681)
  88. cwl = 16;
  89. else
  90. cwl = 18;
  91. return cwl;
  92. }
  93. #else
  94. /*
  95. * compute the CAS write latency according to DDR3 spec
  96. * CWL = 5 if tCK >= 2.5ns
  97. * 6 if 2.5ns > tCK >= 1.875ns
  98. * 7 if 1.875ns > tCK >= 1.5ns
  99. * 8 if 1.5ns > tCK >= 1.25ns
  100. * 9 if 1.25ns > tCK >= 1.07ns
  101. * 10 if 1.07ns > tCK >= 0.935ns
  102. * 11 if 0.935ns > tCK >= 0.833ns
  103. * 12 if 0.833ns > tCK >= 0.75ns
  104. */
  105. static inline unsigned int compute_cas_write_latency(
  106. const unsigned int ctrl_num)
  107. {
  108. unsigned int cwl;
  109. const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num);
  110. if (mclk_ps >= 2500)
  111. cwl = 5;
  112. else if (mclk_ps >= 1875)
  113. cwl = 6;
  114. else if (mclk_ps >= 1500)
  115. cwl = 7;
  116. else if (mclk_ps >= 1250)
  117. cwl = 8;
  118. else if (mclk_ps >= 1070)
  119. cwl = 9;
  120. else if (mclk_ps >= 935)
  121. cwl = 10;
  122. else if (mclk_ps >= 833)
  123. cwl = 11;
  124. else if (mclk_ps >= 750)
  125. cwl = 12;
  126. else {
  127. cwl = 12;
  128. printf("Warning: CWL is out of range\n");
  129. }
  130. return cwl;
  131. }
  132. #endif
  133. /* Chip Select Configuration (CSn_CONFIG) */
  134. static void set_csn_config(int dimm_number, int i, fsl_ddr_cfg_regs_t *ddr,
  135. const memctl_options_t *popts,
  136. const dimm_params_t *dimm_params)
  137. {
  138. unsigned int cs_n_en = 0; /* Chip Select enable */
  139. unsigned int intlv_en = 0; /* Memory controller interleave enable */
  140. unsigned int intlv_ctl = 0; /* Interleaving control */
  141. unsigned int ap_n_en = 0; /* Chip select n auto-precharge enable */
  142. unsigned int odt_rd_cfg = 0; /* ODT for reads configuration */
  143. unsigned int odt_wr_cfg = 0; /* ODT for writes configuration */
  144. unsigned int ba_bits_cs_n = 0; /* Num of bank bits for SDRAM on CSn */
  145. unsigned int row_bits_cs_n = 0; /* Num of row bits for SDRAM on CSn */
  146. unsigned int col_bits_cs_n = 0; /* Num of ocl bits for SDRAM on CSn */
  147. int go_config = 0;
  148. #ifdef CONFIG_SYS_FSL_DDR4
  149. unsigned int bg_bits_cs_n = 0; /* Num of bank group bits */
  150. #else
  151. unsigned int n_banks_per_sdram_device;
  152. #endif
  153. /* Compute CS_CONFIG only for existing ranks of each DIMM. */
  154. switch (i) {
  155. case 0:
  156. if (dimm_params[dimm_number].n_ranks > 0) {
  157. go_config = 1;
  158. /* These fields only available in CS0_CONFIG */
  159. if (!popts->memctl_interleaving)
  160. break;
  161. switch (popts->memctl_interleaving_mode) {
  162. case FSL_DDR_256B_INTERLEAVING:
  163. case FSL_DDR_CACHE_LINE_INTERLEAVING:
  164. case FSL_DDR_PAGE_INTERLEAVING:
  165. case FSL_DDR_BANK_INTERLEAVING:
  166. case FSL_DDR_SUPERBANK_INTERLEAVING:
  167. intlv_en = popts->memctl_interleaving;
  168. intlv_ctl = popts->memctl_interleaving_mode;
  169. break;
  170. default:
  171. break;
  172. }
  173. }
  174. break;
  175. case 1:
  176. if ((dimm_number == 0 && dimm_params[0].n_ranks > 1) || \
  177. (dimm_number == 1 && dimm_params[1].n_ranks > 0))
  178. go_config = 1;
  179. break;
  180. case 2:
  181. if ((dimm_number == 0 && dimm_params[0].n_ranks > 2) || \
  182. (dimm_number >= 1 && dimm_params[dimm_number].n_ranks > 0))
  183. go_config = 1;
  184. break;
  185. case 3:
  186. if ((dimm_number == 0 && dimm_params[0].n_ranks > 3) || \
  187. (dimm_number == 1 && dimm_params[1].n_ranks > 1) || \
  188. (dimm_number == 3 && dimm_params[3].n_ranks > 0))
  189. go_config = 1;
  190. break;
  191. default:
  192. break;
  193. }
  194. if (go_config) {
  195. cs_n_en = 1;
  196. ap_n_en = popts->cs_local_opts[i].auto_precharge;
  197. odt_rd_cfg = popts->cs_local_opts[i].odt_rd_cfg;
  198. odt_wr_cfg = popts->cs_local_opts[i].odt_wr_cfg;
  199. #ifdef CONFIG_SYS_FSL_DDR4
  200. ba_bits_cs_n = dimm_params[dimm_number].bank_addr_bits;
  201. bg_bits_cs_n = dimm_params[dimm_number].bank_group_bits;
  202. #else
  203. n_banks_per_sdram_device
  204. = dimm_params[dimm_number].n_banks_per_sdram_device;
  205. ba_bits_cs_n = __ilog2(n_banks_per_sdram_device) - 2;
  206. #endif
  207. row_bits_cs_n = dimm_params[dimm_number].n_row_addr - 12;
  208. col_bits_cs_n = dimm_params[dimm_number].n_col_addr - 8;
  209. }
  210. ddr->cs[i].config = (0
  211. | ((cs_n_en & 0x1) << 31)
  212. | ((intlv_en & 0x3) << 29)
  213. | ((intlv_ctl & 0xf) << 24)
  214. | ((ap_n_en & 0x1) << 23)
  215. /* XXX: some implementation only have 1 bit starting at left */
  216. | ((odt_rd_cfg & 0x7) << 20)
  217. /* XXX: Some implementation only have 1 bit starting at left */
  218. | ((odt_wr_cfg & 0x7) << 16)
  219. | ((ba_bits_cs_n & 0x3) << 14)
  220. | ((row_bits_cs_n & 0x7) << 8)
  221. #ifdef CONFIG_SYS_FSL_DDR4
  222. | ((bg_bits_cs_n & 0x3) << 4)
  223. #endif
  224. | ((col_bits_cs_n & 0x7) << 0)
  225. );
  226. debug("FSLDDR: cs[%d]_config = 0x%08x\n", i,ddr->cs[i].config);
  227. }
  228. /* Chip Select Configuration 2 (CSn_CONFIG_2) */
  229. /* FIXME: 8572 */
  230. static void set_csn_config_2(int i, fsl_ddr_cfg_regs_t *ddr)
  231. {
  232. unsigned int pasr_cfg = 0; /* Partial array self refresh config */
  233. ddr->cs[i].config_2 = ((pasr_cfg & 7) << 24);
  234. debug("FSLDDR: cs[%d]_config_2 = 0x%08x\n", i, ddr->cs[i].config_2);
  235. }
  236. /* -3E = 667 CL5, -25 = CL6 800, -25E = CL5 800 */
  237. #if !defined(CONFIG_SYS_FSL_DDR1)
  238. /*
  239. * Check DIMM configuration, return 2 if quad-rank or two dual-rank
  240. * Return 1 if other two slots configuration. Return 0 if single slot.
  241. */
  242. static inline int avoid_odt_overlap(const dimm_params_t *dimm_params)
  243. {
  244. #if CONFIG_DIMM_SLOTS_PER_CTLR == 1
  245. if (dimm_params[0].n_ranks == 4)
  246. return 2;
  247. #endif
  248. #if CONFIG_DIMM_SLOTS_PER_CTLR == 2
  249. if ((dimm_params[0].n_ranks == 2) &&
  250. (dimm_params[1].n_ranks == 2))
  251. return 2;
  252. #ifdef CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
  253. if (dimm_params[0].n_ranks == 4)
  254. return 2;
  255. #endif
  256. if ((dimm_params[0].n_ranks != 0) &&
  257. (dimm_params[2].n_ranks != 0))
  258. return 1;
  259. #endif
  260. return 0;
  261. }
  262. /*
  263. * DDR SDRAM Timing Configuration 0 (TIMING_CFG_0)
  264. *
  265. * Avoid writing for DDR I. The new PQ38 DDR controller
  266. * dreams up non-zero default values to be backwards compatible.
  267. */
  268. static void set_timing_cfg_0(const unsigned int ctrl_num,
  269. fsl_ddr_cfg_regs_t *ddr,
  270. const memctl_options_t *popts,
  271. const dimm_params_t *dimm_params)
  272. {
  273. unsigned char trwt_mclk = 0; /* Read-to-write turnaround */
  274. unsigned char twrt_mclk = 0; /* Write-to-read turnaround */
  275. /* 7.5 ns on -3E; 0 means WL - CL + BL/2 + 1 */
  276. unsigned char trrt_mclk = 0; /* Read-to-read turnaround */
  277. unsigned char twwt_mclk = 0; /* Write-to-write turnaround */
  278. /* Active powerdown exit timing (tXARD and tXARDS). */
  279. unsigned char act_pd_exit_mclk;
  280. /* Precharge powerdown exit timing (tXP). */
  281. unsigned char pre_pd_exit_mclk;
  282. /* ODT powerdown exit timing (tAXPD). */
  283. unsigned char taxpd_mclk = 0;
  284. /* Mode register set cycle time (tMRD). */
  285. unsigned char tmrd_mclk;
  286. #if defined(CONFIG_SYS_FSL_DDR4) || defined(CONFIG_SYS_FSL_DDR3)
  287. const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num);
  288. #endif
  289. #ifdef CONFIG_SYS_FSL_DDR4
  290. /* tXP=max(4nCK, 6ns) */
  291. int txp = max((int)mclk_ps * 4, 6000); /* unit=ps */
  292. unsigned int data_rate = get_ddr_freq(ctrl_num);
  293. /* for faster clock, need more time for data setup */
  294. trwt_mclk = (data_rate/1000000 > 1900) ? 3 : 2;
  295. twrt_mclk = 1;
  296. act_pd_exit_mclk = picos_to_mclk(ctrl_num, txp);
  297. pre_pd_exit_mclk = act_pd_exit_mclk;
  298. /*
  299. * MRS_CYC = max(tMRD, tMOD)
  300. * tMRD = 8nCK, tMOD = max(24nCK, 15ns)
  301. */
  302. tmrd_mclk = max(24U, picos_to_mclk(ctrl_num, 15000));
  303. #elif defined(CONFIG_SYS_FSL_DDR3)
  304. unsigned int data_rate = get_ddr_freq(ctrl_num);
  305. int txp;
  306. unsigned int ip_rev;
  307. int odt_overlap;
  308. /*
  309. * (tXARD and tXARDS). Empirical?
  310. * The DDR3 spec has not tXARD,
  311. * we use the tXP instead of it.
  312. * tXP=max(3nCK, 7.5ns) for DDR3-800, 1066
  313. * max(3nCK, 6ns) for DDR3-1333, 1600, 1866, 2133
  314. * spec has not the tAXPD, we use
  315. * tAXPD=1, need design to confirm.
  316. */
  317. txp = max((int)mclk_ps * 3, (mclk_ps > 1540 ? 7500 : 6000));
  318. ip_rev = fsl_ddr_get_version(ctrl_num);
  319. if (ip_rev >= 0x40700) {
  320. /*
  321. * MRS_CYC = max(tMRD, tMOD)
  322. * tMRD = 4nCK (8nCK for RDIMM)
  323. * tMOD = max(12nCK, 15ns)
  324. */
  325. tmrd_mclk = max((unsigned int)12,
  326. picos_to_mclk(ctrl_num, 15000));
  327. } else {
  328. /*
  329. * MRS_CYC = tMRD
  330. * tMRD = 4nCK (8nCK for RDIMM)
  331. */
  332. if (popts->registered_dimm_en)
  333. tmrd_mclk = 8;
  334. else
  335. tmrd_mclk = 4;
  336. }
  337. /* set the turnaround time */
  338. /*
  339. * for single quad-rank DIMM and two-slot DIMMs
  340. * to avoid ODT overlap
  341. */
  342. odt_overlap = avoid_odt_overlap(dimm_params);
  343. switch (odt_overlap) {
  344. case 2:
  345. twwt_mclk = 2;
  346. trrt_mclk = 1;
  347. break;
  348. case 1:
  349. twwt_mclk = 1;
  350. trrt_mclk = 0;
  351. break;
  352. default:
  353. break;
  354. }
  355. /* for faster clock, need more time for data setup */
  356. trwt_mclk = (data_rate/1000000 > 1800) ? 2 : 1;
  357. if ((data_rate/1000000 > 1150) || (popts->memctl_interleaving))
  358. twrt_mclk = 1;
  359. if (popts->dynamic_power == 0) { /* powerdown is not used */
  360. act_pd_exit_mclk = 1;
  361. pre_pd_exit_mclk = 1;
  362. taxpd_mclk = 1;
  363. } else {
  364. /* act_pd_exit_mclk = tXARD, see above */
  365. act_pd_exit_mclk = picos_to_mclk(ctrl_num, txp);
  366. /* Mode register MR0[A12] is '1' - fast exit */
  367. pre_pd_exit_mclk = act_pd_exit_mclk;
  368. taxpd_mclk = 1;
  369. }
  370. #else /* CONFIG_SYS_FSL_DDR2 */
  371. /*
  372. * (tXARD and tXARDS). Empirical?
  373. * tXARD = 2 for DDR2
  374. * tXP=2
  375. * tAXPD=8
  376. */
  377. act_pd_exit_mclk = 2;
  378. pre_pd_exit_mclk = 2;
  379. taxpd_mclk = 8;
  380. tmrd_mclk = 2;
  381. #endif
  382. if (popts->trwt_override)
  383. trwt_mclk = popts->trwt;
  384. ddr->timing_cfg_0 = (0
  385. | ((trwt_mclk & 0x3) << 30) /* RWT */
  386. | ((twrt_mclk & 0x3) << 28) /* WRT */
  387. | ((trrt_mclk & 0x3) << 26) /* RRT */
  388. | ((twwt_mclk & 0x3) << 24) /* WWT */
  389. | ((act_pd_exit_mclk & 0xf) << 20) /* ACT_PD_EXIT */
  390. | ((pre_pd_exit_mclk & 0xF) << 16) /* PRE_PD_EXIT */
  391. | ((taxpd_mclk & 0xf) << 8) /* ODT_PD_EXIT */
  392. | ((tmrd_mclk & 0x1f) << 0) /* MRS_CYC */
  393. );
  394. debug("FSLDDR: timing_cfg_0 = 0x%08x\n", ddr->timing_cfg_0);
  395. }
  396. #endif /* !defined(CONFIG_SYS_FSL_DDR1) */
  397. /* DDR SDRAM Timing Configuration 3 (TIMING_CFG_3) */
  398. static void set_timing_cfg_3(const unsigned int ctrl_num,
  399. fsl_ddr_cfg_regs_t *ddr,
  400. const memctl_options_t *popts,
  401. const common_timing_params_t *common_dimm,
  402. unsigned int cas_latency,
  403. unsigned int additive_latency)
  404. {
  405. /* Extended precharge to activate interval (tRP) */
  406. unsigned int ext_pretoact = 0;
  407. /* Extended Activate to precharge interval (tRAS) */
  408. unsigned int ext_acttopre = 0;
  409. /* Extended activate to read/write interval (tRCD) */
  410. unsigned int ext_acttorw = 0;
  411. /* Extended refresh recovery time (tRFC) */
  412. unsigned int ext_refrec;
  413. /* Extended MCAS latency from READ cmd */
  414. unsigned int ext_caslat = 0;
  415. /* Extended additive latency */
  416. unsigned int ext_add_lat = 0;
  417. /* Extended last data to precharge interval (tWR) */
  418. unsigned int ext_wrrec = 0;
  419. /* Control Adjust */
  420. unsigned int cntl_adj = 0;
  421. ext_pretoact = picos_to_mclk(ctrl_num, common_dimm->trp_ps) >> 4;
  422. ext_acttopre = picos_to_mclk(ctrl_num, common_dimm->tras_ps) >> 4;
  423. ext_acttorw = picos_to_mclk(ctrl_num, common_dimm->trcd_ps) >> 4;
  424. ext_caslat = (2 * cas_latency - 1) >> 4;
  425. ext_add_lat = additive_latency >> 4;
  426. #ifdef CONFIG_SYS_FSL_DDR4
  427. ext_refrec = (picos_to_mclk(ctrl_num, common_dimm->trfc1_ps) - 8) >> 4;
  428. #else
  429. ext_refrec = (picos_to_mclk(ctrl_num, common_dimm->trfc_ps) - 8) >> 4;
  430. /* ext_wrrec only deals with 16 clock and above, or 14 with OTF */
  431. #endif
  432. ext_wrrec = (picos_to_mclk(ctrl_num, common_dimm->twr_ps) +
  433. (popts->otf_burst_chop_en ? 2 : 0)) >> 4;
  434. ddr->timing_cfg_3 = (0
  435. | ((ext_pretoact & 0x1) << 28)
  436. | ((ext_acttopre & 0x3) << 24)
  437. | ((ext_acttorw & 0x1) << 22)
  438. | ((ext_refrec & 0x1F) << 16)
  439. | ((ext_caslat & 0x3) << 12)
  440. | ((ext_add_lat & 0x1) << 10)
  441. | ((ext_wrrec & 0x1) << 8)
  442. | ((cntl_adj & 0x7) << 0)
  443. );
  444. debug("FSLDDR: timing_cfg_3 = 0x%08x\n", ddr->timing_cfg_3);
  445. }
  446. /* DDR SDRAM Timing Configuration 1 (TIMING_CFG_1) */
  447. static void set_timing_cfg_1(const unsigned int ctrl_num,
  448. fsl_ddr_cfg_regs_t *ddr,
  449. const memctl_options_t *popts,
  450. const common_timing_params_t *common_dimm,
  451. unsigned int cas_latency)
  452. {
  453. /* Precharge-to-activate interval (tRP) */
  454. unsigned char pretoact_mclk;
  455. /* Activate to precharge interval (tRAS) */
  456. unsigned char acttopre_mclk;
  457. /* Activate to read/write interval (tRCD) */
  458. unsigned char acttorw_mclk;
  459. /* CASLAT */
  460. unsigned char caslat_ctrl;
  461. /* Refresh recovery time (tRFC) ; trfc_low */
  462. unsigned char refrec_ctrl;
  463. /* Last data to precharge minimum interval (tWR) */
  464. unsigned char wrrec_mclk;
  465. /* Activate-to-activate interval (tRRD) */
  466. unsigned char acttoact_mclk;
  467. /* Last write data pair to read command issue interval (tWTR) */
  468. unsigned char wrtord_mclk;
  469. #ifdef CONFIG_SYS_FSL_DDR4
  470. /* DDR4 supports 10, 12, 14, 16, 18, 20, 24 */
  471. static const u8 wrrec_table[] = {
  472. 10, 10, 10, 10, 10,
  473. 10, 10, 10, 10, 10,
  474. 12, 12, 14, 14, 16,
  475. 16, 18, 18, 20, 20,
  476. 24, 24, 24, 24};
  477. #else
  478. /* DDR_SDRAM_MODE doesn't support 9,11,13,15 */
  479. static const u8 wrrec_table[] = {
  480. 1, 2, 3, 4, 5, 6, 7, 8, 10, 10, 12, 12, 14, 14, 0, 0};
  481. #endif
  482. pretoact_mclk = picos_to_mclk(ctrl_num, common_dimm->trp_ps);
  483. acttopre_mclk = picos_to_mclk(ctrl_num, common_dimm->tras_ps);
  484. acttorw_mclk = picos_to_mclk(ctrl_num, common_dimm->trcd_ps);
  485. /*
  486. * Translate CAS Latency to a DDR controller field value:
  487. *
  488. * CAS Lat DDR I DDR II Ctrl
  489. * Clocks SPD Bit SPD Bit Value
  490. * ------- ------- ------- -----
  491. * 1.0 0 0001
  492. * 1.5 1 0010
  493. * 2.0 2 2 0011
  494. * 2.5 3 0100
  495. * 3.0 4 3 0101
  496. * 3.5 5 0110
  497. * 4.0 4 0111
  498. * 4.5 1000
  499. * 5.0 5 1001
  500. */
  501. #if defined(CONFIG_SYS_FSL_DDR1)
  502. caslat_ctrl = (cas_latency + 1) & 0x07;
  503. #elif defined(CONFIG_SYS_FSL_DDR2)
  504. caslat_ctrl = 2 * cas_latency - 1;
  505. #else
  506. /*
  507. * if the CAS latency more than 8 cycle,
  508. * we need set extend bit for it at
  509. * TIMING_CFG_3[EXT_CASLAT]
  510. */
  511. if (fsl_ddr_get_version(ctrl_num) <= 0x40400)
  512. caslat_ctrl = 2 * cas_latency - 1;
  513. else
  514. caslat_ctrl = (cas_latency - 1) << 1;
  515. #endif
  516. #ifdef CONFIG_SYS_FSL_DDR4
  517. refrec_ctrl = picos_to_mclk(ctrl_num, common_dimm->trfc1_ps) - 8;
  518. wrrec_mclk = picos_to_mclk(ctrl_num, common_dimm->twr_ps);
  519. acttoact_mclk = max(picos_to_mclk(ctrl_num, common_dimm->trrds_ps), 4U);
  520. wrtord_mclk = max(2U, picos_to_mclk(ctrl_num, 2500));
  521. if ((wrrec_mclk < 1) || (wrrec_mclk > 24))
  522. printf("Error: WRREC doesn't support %d clocks\n", wrrec_mclk);
  523. else
  524. wrrec_mclk = wrrec_table[wrrec_mclk - 1];
  525. #else
  526. refrec_ctrl = picos_to_mclk(ctrl_num, common_dimm->trfc_ps) - 8;
  527. wrrec_mclk = picos_to_mclk(ctrl_num, common_dimm->twr_ps);
  528. acttoact_mclk = picos_to_mclk(ctrl_num, common_dimm->trrd_ps);
  529. wrtord_mclk = picos_to_mclk(ctrl_num, common_dimm->twtr_ps);
  530. if ((wrrec_mclk < 1) || (wrrec_mclk > 16))
  531. printf("Error: WRREC doesn't support %d clocks\n", wrrec_mclk);
  532. else
  533. wrrec_mclk = wrrec_table[wrrec_mclk - 1];
  534. #endif
  535. if (popts->otf_burst_chop_en)
  536. wrrec_mclk += 2;
  537. /*
  538. * JEDEC has min requirement for tRRD
  539. */
  540. #if defined(CONFIG_SYS_FSL_DDR3)
  541. if (acttoact_mclk < 4)
  542. acttoact_mclk = 4;
  543. #endif
  544. /*
  545. * JEDEC has some min requirements for tWTR
  546. */
  547. #if defined(CONFIG_SYS_FSL_DDR2)
  548. if (wrtord_mclk < 2)
  549. wrtord_mclk = 2;
  550. #elif defined(CONFIG_SYS_FSL_DDR3)
  551. if (wrtord_mclk < 4)
  552. wrtord_mclk = 4;
  553. #endif
  554. if (popts->otf_burst_chop_en)
  555. wrtord_mclk += 2;
  556. ddr->timing_cfg_1 = (0
  557. | ((pretoact_mclk & 0x0F) << 28)
  558. | ((acttopre_mclk & 0x0F) << 24)
  559. | ((acttorw_mclk & 0xF) << 20)
  560. | ((caslat_ctrl & 0xF) << 16)
  561. | ((refrec_ctrl & 0xF) << 12)
  562. | ((wrrec_mclk & 0x0F) << 8)
  563. | ((acttoact_mclk & 0x0F) << 4)
  564. | ((wrtord_mclk & 0x0F) << 0)
  565. );
  566. debug("FSLDDR: timing_cfg_1 = 0x%08x\n", ddr->timing_cfg_1);
  567. }
  568. /* DDR SDRAM Timing Configuration 2 (TIMING_CFG_2) */
  569. static void set_timing_cfg_2(const unsigned int ctrl_num,
  570. fsl_ddr_cfg_regs_t *ddr,
  571. const memctl_options_t *popts,
  572. const common_timing_params_t *common_dimm,
  573. unsigned int cas_latency,
  574. unsigned int additive_latency)
  575. {
  576. /* Additive latency */
  577. unsigned char add_lat_mclk;
  578. /* CAS-to-preamble override */
  579. unsigned short cpo;
  580. /* Write latency */
  581. unsigned char wr_lat;
  582. /* Read to precharge (tRTP) */
  583. unsigned char rd_to_pre;
  584. /* Write command to write data strobe timing adjustment */
  585. unsigned char wr_data_delay;
  586. /* Minimum CKE pulse width (tCKE) */
  587. unsigned char cke_pls;
  588. /* Window for four activates (tFAW) */
  589. unsigned short four_act;
  590. #ifdef CONFIG_SYS_FSL_DDR3
  591. const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num);
  592. #endif
  593. /* FIXME add check that this must be less than acttorw_mclk */
  594. add_lat_mclk = additive_latency;
  595. cpo = popts->cpo_override;
  596. #if defined(CONFIG_SYS_FSL_DDR1)
  597. /*
  598. * This is a lie. It should really be 1, but if it is
  599. * set to 1, bits overlap into the old controller's
  600. * otherwise unused ACSM field. If we leave it 0, then
  601. * the HW will magically treat it as 1 for DDR 1. Oh Yea.
  602. */
  603. wr_lat = 0;
  604. #elif defined(CONFIG_SYS_FSL_DDR2)
  605. wr_lat = cas_latency - 1;
  606. #else
  607. wr_lat = compute_cas_write_latency(ctrl_num);
  608. #endif
  609. #ifdef CONFIG_SYS_FSL_DDR4
  610. rd_to_pre = picos_to_mclk(ctrl_num, 7500);
  611. #else
  612. rd_to_pre = picos_to_mclk(ctrl_num, common_dimm->trtp_ps);
  613. #endif
  614. /*
  615. * JEDEC has some min requirements for tRTP
  616. */
  617. #if defined(CONFIG_SYS_FSL_DDR2)
  618. if (rd_to_pre < 2)
  619. rd_to_pre = 2;
  620. #elif defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  621. if (rd_to_pre < 4)
  622. rd_to_pre = 4;
  623. #endif
  624. if (popts->otf_burst_chop_en)
  625. rd_to_pre += 2; /* according to UM */
  626. wr_data_delay = popts->write_data_delay;
  627. #ifdef CONFIG_SYS_FSL_DDR4
  628. cpo = 0;
  629. cke_pls = max(3U, picos_to_mclk(ctrl_num, 5000));
  630. #elif defined(CONFIG_SYS_FSL_DDR3)
  631. /*
  632. * cke pulse = max(3nCK, 7.5ns) for DDR3-800
  633. * max(3nCK, 5.625ns) for DDR3-1066, 1333
  634. * max(3nCK, 5ns) for DDR3-1600, 1866, 2133
  635. */
  636. cke_pls = max(3U, picos_to_mclk(ctrl_num, mclk_ps > 1870 ? 7500 :
  637. (mclk_ps > 1245 ? 5625 : 5000)));
  638. #else
  639. cke_pls = FSL_DDR_MIN_TCKE_PULSE_WIDTH_DDR;
  640. #endif
  641. four_act = picos_to_mclk(ctrl_num,
  642. popts->tfaw_window_four_activates_ps);
  643. ddr->timing_cfg_2 = (0
  644. | ((add_lat_mclk & 0xf) << 28)
  645. | ((cpo & 0x1f) << 23)
  646. | ((wr_lat & 0xf) << 19)
  647. | ((wr_lat & 0x10) << 14)
  648. | ((rd_to_pre & RD_TO_PRE_MASK) << RD_TO_PRE_SHIFT)
  649. | ((wr_data_delay & WR_DATA_DELAY_MASK) << WR_DATA_DELAY_SHIFT)
  650. | ((cke_pls & 0x7) << 6)
  651. | ((four_act & 0x3f) << 0)
  652. );
  653. debug("FSLDDR: timing_cfg_2 = 0x%08x\n", ddr->timing_cfg_2);
  654. }
  655. /* DDR SDRAM Register Control Word */
  656. static void set_ddr_sdram_rcw(fsl_ddr_cfg_regs_t *ddr,
  657. const memctl_options_t *popts,
  658. const common_timing_params_t *common_dimm)
  659. {
  660. if (common_dimm->all_dimms_registered &&
  661. !common_dimm->all_dimms_unbuffered) {
  662. if (popts->rcw_override) {
  663. ddr->ddr_sdram_rcw_1 = popts->rcw_1;
  664. ddr->ddr_sdram_rcw_2 = popts->rcw_2;
  665. } else {
  666. ddr->ddr_sdram_rcw_1 =
  667. common_dimm->rcw[0] << 28 | \
  668. common_dimm->rcw[1] << 24 | \
  669. common_dimm->rcw[2] << 20 | \
  670. common_dimm->rcw[3] << 16 | \
  671. common_dimm->rcw[4] << 12 | \
  672. common_dimm->rcw[5] << 8 | \
  673. common_dimm->rcw[6] << 4 | \
  674. common_dimm->rcw[7];
  675. ddr->ddr_sdram_rcw_2 =
  676. common_dimm->rcw[8] << 28 | \
  677. common_dimm->rcw[9] << 24 | \
  678. common_dimm->rcw[10] << 20 | \
  679. common_dimm->rcw[11] << 16 | \
  680. common_dimm->rcw[12] << 12 | \
  681. common_dimm->rcw[13] << 8 | \
  682. common_dimm->rcw[14] << 4 | \
  683. common_dimm->rcw[15];
  684. }
  685. debug("FSLDDR: ddr_sdram_rcw_1 = 0x%08x\n", ddr->ddr_sdram_rcw_1);
  686. debug("FSLDDR: ddr_sdram_rcw_2 = 0x%08x\n", ddr->ddr_sdram_rcw_2);
  687. }
  688. }
  689. /* DDR SDRAM control configuration (DDR_SDRAM_CFG) */
  690. static void set_ddr_sdram_cfg(fsl_ddr_cfg_regs_t *ddr,
  691. const memctl_options_t *popts,
  692. const common_timing_params_t *common_dimm)
  693. {
  694. unsigned int mem_en; /* DDR SDRAM interface logic enable */
  695. unsigned int sren; /* Self refresh enable (during sleep) */
  696. unsigned int ecc_en; /* ECC enable. */
  697. unsigned int rd_en; /* Registered DIMM enable */
  698. unsigned int sdram_type; /* Type of SDRAM */
  699. unsigned int dyn_pwr; /* Dynamic power management mode */
  700. unsigned int dbw; /* DRAM dta bus width */
  701. unsigned int eight_be = 0; /* 8-beat burst enable, DDR2 is zero */
  702. unsigned int ncap = 0; /* Non-concurrent auto-precharge */
  703. unsigned int threet_en; /* Enable 3T timing */
  704. unsigned int twot_en; /* Enable 2T timing */
  705. unsigned int ba_intlv_ctl; /* Bank (CS) interleaving control */
  706. unsigned int x32_en = 0; /* x32 enable */
  707. unsigned int pchb8 = 0; /* precharge bit 8 enable */
  708. unsigned int hse; /* Global half strength override */
  709. unsigned int acc_ecc_en = 0; /* Accumulated ECC enable */
  710. unsigned int mem_halt = 0; /* memory controller halt */
  711. unsigned int bi = 0; /* Bypass initialization */
  712. mem_en = 1;
  713. sren = popts->self_refresh_in_sleep;
  714. if (common_dimm->all_dimms_ecc_capable) {
  715. /* Allow setting of ECC only if all DIMMs are ECC. */
  716. ecc_en = popts->ecc_mode;
  717. } else {
  718. ecc_en = 0;
  719. }
  720. if (common_dimm->all_dimms_registered &&
  721. !common_dimm->all_dimms_unbuffered) {
  722. rd_en = 1;
  723. twot_en = 0;
  724. } else {
  725. rd_en = 0;
  726. twot_en = popts->twot_en;
  727. }
  728. sdram_type = CONFIG_FSL_SDRAM_TYPE;
  729. dyn_pwr = popts->dynamic_power;
  730. dbw = popts->data_bus_width;
  731. /* 8-beat burst enable DDR-III case
  732. * we must clear it when use the on-the-fly mode,
  733. * must set it when use the 32-bits bus mode.
  734. */
  735. if ((sdram_type == SDRAM_TYPE_DDR3) ||
  736. (sdram_type == SDRAM_TYPE_DDR4)) {
  737. if (popts->burst_length == DDR_BL8)
  738. eight_be = 1;
  739. if (popts->burst_length == DDR_OTF)
  740. eight_be = 0;
  741. if (dbw == 0x1)
  742. eight_be = 1;
  743. }
  744. threet_en = popts->threet_en;
  745. ba_intlv_ctl = popts->ba_intlv_ctl;
  746. hse = popts->half_strength_driver_enable;
  747. /* set when ddr bus width < 64 */
  748. acc_ecc_en = (dbw != 0 && ecc_en == 1) ? 1 : 0;
  749. ddr->ddr_sdram_cfg = (0
  750. | ((mem_en & 0x1) << 31)
  751. | ((sren & 0x1) << 30)
  752. | ((ecc_en & 0x1) << 29)
  753. | ((rd_en & 0x1) << 28)
  754. | ((sdram_type & 0x7) << 24)
  755. | ((dyn_pwr & 0x1) << 21)
  756. | ((dbw & 0x3) << 19)
  757. | ((eight_be & 0x1) << 18)
  758. | ((ncap & 0x1) << 17)
  759. | ((threet_en & 0x1) << 16)
  760. | ((twot_en & 0x1) << 15)
  761. | ((ba_intlv_ctl & 0x7F) << 8)
  762. | ((x32_en & 0x1) << 5)
  763. | ((pchb8 & 0x1) << 4)
  764. | ((hse & 0x1) << 3)
  765. | ((acc_ecc_en & 0x1) << 2)
  766. | ((mem_halt & 0x1) << 1)
  767. | ((bi & 0x1) << 0)
  768. );
  769. debug("FSLDDR: ddr_sdram_cfg = 0x%08x\n", ddr->ddr_sdram_cfg);
  770. }
  771. /* DDR SDRAM control configuration 2 (DDR_SDRAM_CFG_2) */
  772. static void set_ddr_sdram_cfg_2(const unsigned int ctrl_num,
  773. fsl_ddr_cfg_regs_t *ddr,
  774. const memctl_options_t *popts,
  775. const unsigned int unq_mrs_en)
  776. {
  777. unsigned int frc_sr = 0; /* Force self refresh */
  778. unsigned int sr_ie = 0; /* Self-refresh interrupt enable */
  779. unsigned int odt_cfg = 0; /* ODT configuration */
  780. unsigned int num_pr; /* Number of posted refreshes */
  781. unsigned int slow = 0; /* DDR will be run less than 1250 */
  782. unsigned int x4_en = 0; /* x4 DRAM enable */
  783. unsigned int obc_cfg; /* On-The-Fly Burst Chop Cfg */
  784. unsigned int ap_en; /* Address Parity Enable */
  785. unsigned int d_init; /* DRAM data initialization */
  786. unsigned int rcw_en = 0; /* Register Control Word Enable */
  787. unsigned int md_en = 0; /* Mirrored DIMM Enable */
  788. unsigned int qd_en = 0; /* quad-rank DIMM Enable */
  789. int i;
  790. #ifndef CONFIG_SYS_FSL_DDR4
  791. unsigned int dll_rst_dis = 1; /* DLL reset disable */
  792. unsigned int dqs_cfg; /* DQS configuration */
  793. dqs_cfg = popts->dqs_config;
  794. #endif
  795. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  796. if (popts->cs_local_opts[i].odt_rd_cfg
  797. || popts->cs_local_opts[i].odt_wr_cfg) {
  798. odt_cfg = SDRAM_CFG2_ODT_ONLY_READ;
  799. break;
  800. }
  801. }
  802. num_pr = 1; /* Make this configurable */
  803. /*
  804. * 8572 manual says
  805. * {TIMING_CFG_1[PRETOACT]
  806. * + [DDR_SDRAM_CFG_2[NUM_PR]
  807. * * ({EXT_REFREC || REFREC} + 8 + 2)]}
  808. * << DDR_SDRAM_INTERVAL[REFINT]
  809. */
  810. #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  811. obc_cfg = popts->otf_burst_chop_en;
  812. #else
  813. obc_cfg = 0;
  814. #endif
  815. #if (CONFIG_SYS_FSL_DDR_VER >= FSL_DDR_VER_4_7)
  816. slow = get_ddr_freq(ctrl_num) < 1249000000;
  817. #endif
  818. if (popts->registered_dimm_en) {
  819. rcw_en = 1;
  820. ap_en = popts->ap_en;
  821. } else {
  822. ap_en = 0;
  823. }
  824. x4_en = popts->x4_en ? 1 : 0;
  825. #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  826. /* Use the DDR controller to auto initialize memory. */
  827. d_init = popts->ecc_init_using_memctl;
  828. ddr->ddr_data_init = CONFIG_MEM_INIT_VALUE;
  829. debug("DDR: ddr_data_init = 0x%08x\n", ddr->ddr_data_init);
  830. #else
  831. /* Memory will be initialized via DMA, or not at all. */
  832. d_init = 0;
  833. #endif
  834. #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  835. md_en = popts->mirrored_dimm;
  836. #endif
  837. qd_en = popts->quad_rank_present ? 1 : 0;
  838. ddr->ddr_sdram_cfg_2 = (0
  839. | ((frc_sr & 0x1) << 31)
  840. | ((sr_ie & 0x1) << 30)
  841. #ifndef CONFIG_SYS_FSL_DDR4
  842. | ((dll_rst_dis & 0x1) << 29)
  843. | ((dqs_cfg & 0x3) << 26)
  844. #endif
  845. | ((odt_cfg & 0x3) << 21)
  846. | ((num_pr & 0xf) << 12)
  847. | ((slow & 1) << 11)
  848. | (x4_en << 10)
  849. | (qd_en << 9)
  850. | (unq_mrs_en << 8)
  851. | ((obc_cfg & 0x1) << 6)
  852. | ((ap_en & 0x1) << 5)
  853. | ((d_init & 0x1) << 4)
  854. | ((rcw_en & 0x1) << 2)
  855. | ((md_en & 0x1) << 0)
  856. );
  857. debug("FSLDDR: ddr_sdram_cfg_2 = 0x%08x\n", ddr->ddr_sdram_cfg_2);
  858. }
  859. #ifdef CONFIG_SYS_FSL_DDR4
  860. /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */
  861. static void set_ddr_sdram_mode_2(const unsigned int ctrl_num,
  862. fsl_ddr_cfg_regs_t *ddr,
  863. const memctl_options_t *popts,
  864. const common_timing_params_t *common_dimm,
  865. const unsigned int unq_mrs_en)
  866. {
  867. unsigned short esdmode2 = 0; /* Extended SDRAM mode 2 */
  868. unsigned short esdmode3 = 0; /* Extended SDRAM mode 3 */
  869. int i;
  870. unsigned int wr_crc = 0; /* Disable */
  871. unsigned int rtt_wr = 0; /* Rtt_WR - dynamic ODT off */
  872. unsigned int srt = 0; /* self-refresh temerature, normal range */
  873. unsigned int cwl = compute_cas_write_latency(ctrl_num) - 9;
  874. unsigned int mpr = 0; /* serial */
  875. unsigned int wc_lat;
  876. const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num);
  877. if (popts->rtt_override)
  878. rtt_wr = popts->rtt_wr_override_value;
  879. else
  880. rtt_wr = popts->cs_local_opts[0].odt_rtt_wr;
  881. if (common_dimm->extended_op_srt)
  882. srt = common_dimm->extended_op_srt;
  883. esdmode2 = (0
  884. | ((wr_crc & 0x1) << 12)
  885. | ((rtt_wr & 0x3) << 9)
  886. | ((srt & 0x3) << 6)
  887. | ((cwl & 0x7) << 3));
  888. if (mclk_ps >= 1250)
  889. wc_lat = 0;
  890. else if (mclk_ps >= 833)
  891. wc_lat = 1;
  892. else
  893. wc_lat = 2;
  894. esdmode3 = (0
  895. | ((mpr & 0x3) << 11)
  896. | ((wc_lat & 0x3) << 9));
  897. ddr->ddr_sdram_mode_2 = (0
  898. | ((esdmode2 & 0xFFFF) << 16)
  899. | ((esdmode3 & 0xFFFF) << 0)
  900. );
  901. debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2);
  902. if (unq_mrs_en) { /* unique mode registers are supported */
  903. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  904. if (popts->rtt_override)
  905. rtt_wr = popts->rtt_wr_override_value;
  906. else
  907. rtt_wr = popts->cs_local_opts[i].odt_rtt_wr;
  908. esdmode2 &= 0xF9FF; /* clear bit 10, 9 */
  909. esdmode2 |= (rtt_wr & 0x3) << 9;
  910. switch (i) {
  911. case 1:
  912. ddr->ddr_sdram_mode_4 = (0
  913. | ((esdmode2 & 0xFFFF) << 16)
  914. | ((esdmode3 & 0xFFFF) << 0)
  915. );
  916. break;
  917. case 2:
  918. ddr->ddr_sdram_mode_6 = (0
  919. | ((esdmode2 & 0xFFFF) << 16)
  920. | ((esdmode3 & 0xFFFF) << 0)
  921. );
  922. break;
  923. case 3:
  924. ddr->ddr_sdram_mode_8 = (0
  925. | ((esdmode2 & 0xFFFF) << 16)
  926. | ((esdmode3 & 0xFFFF) << 0)
  927. );
  928. break;
  929. }
  930. }
  931. debug("FSLDDR: ddr_sdram_mode_4 = 0x%08x\n",
  932. ddr->ddr_sdram_mode_4);
  933. debug("FSLDDR: ddr_sdram_mode_6 = 0x%08x\n",
  934. ddr->ddr_sdram_mode_6);
  935. debug("FSLDDR: ddr_sdram_mode_8 = 0x%08x\n",
  936. ddr->ddr_sdram_mode_8);
  937. }
  938. }
  939. #elif defined(CONFIG_SYS_FSL_DDR3)
  940. /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */
  941. static void set_ddr_sdram_mode_2(const unsigned int ctrl_num,
  942. fsl_ddr_cfg_regs_t *ddr,
  943. const memctl_options_t *popts,
  944. const common_timing_params_t *common_dimm,
  945. const unsigned int unq_mrs_en)
  946. {
  947. unsigned short esdmode2 = 0; /* Extended SDRAM mode 2 */
  948. unsigned short esdmode3 = 0; /* Extended SDRAM mode 3 */
  949. int i;
  950. unsigned int rtt_wr = 0; /* Rtt_WR - dynamic ODT off */
  951. unsigned int srt = 0; /* self-refresh temerature, normal range */
  952. unsigned int asr = 0; /* auto self-refresh disable */
  953. unsigned int cwl = compute_cas_write_latency(ctrl_num) - 5;
  954. unsigned int pasr = 0; /* partial array self refresh disable */
  955. if (popts->rtt_override)
  956. rtt_wr = popts->rtt_wr_override_value;
  957. else
  958. rtt_wr = popts->cs_local_opts[0].odt_rtt_wr;
  959. if (common_dimm->extended_op_srt)
  960. srt = common_dimm->extended_op_srt;
  961. esdmode2 = (0
  962. | ((rtt_wr & 0x3) << 9)
  963. | ((srt & 0x1) << 7)
  964. | ((asr & 0x1) << 6)
  965. | ((cwl & 0x7) << 3)
  966. | ((pasr & 0x7) << 0));
  967. ddr->ddr_sdram_mode_2 = (0
  968. | ((esdmode2 & 0xFFFF) << 16)
  969. | ((esdmode3 & 0xFFFF) << 0)
  970. );
  971. debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2);
  972. if (unq_mrs_en) { /* unique mode registers are supported */
  973. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  974. if (popts->rtt_override)
  975. rtt_wr = popts->rtt_wr_override_value;
  976. else
  977. rtt_wr = popts->cs_local_opts[i].odt_rtt_wr;
  978. esdmode2 &= 0xF9FF; /* clear bit 10, 9 */
  979. esdmode2 |= (rtt_wr & 0x3) << 9;
  980. switch (i) {
  981. case 1:
  982. ddr->ddr_sdram_mode_4 = (0
  983. | ((esdmode2 & 0xFFFF) << 16)
  984. | ((esdmode3 & 0xFFFF) << 0)
  985. );
  986. break;
  987. case 2:
  988. ddr->ddr_sdram_mode_6 = (0
  989. | ((esdmode2 & 0xFFFF) << 16)
  990. | ((esdmode3 & 0xFFFF) << 0)
  991. );
  992. break;
  993. case 3:
  994. ddr->ddr_sdram_mode_8 = (0
  995. | ((esdmode2 & 0xFFFF) << 16)
  996. | ((esdmode3 & 0xFFFF) << 0)
  997. );
  998. break;
  999. }
  1000. }
  1001. debug("FSLDDR: ddr_sdram_mode_4 = 0x%08x\n",
  1002. ddr->ddr_sdram_mode_4);
  1003. debug("FSLDDR: ddr_sdram_mode_6 = 0x%08x\n",
  1004. ddr->ddr_sdram_mode_6);
  1005. debug("FSLDDR: ddr_sdram_mode_8 = 0x%08x\n",
  1006. ddr->ddr_sdram_mode_8);
  1007. }
  1008. }
  1009. #else /* for DDR2 and DDR1 */
  1010. /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */
  1011. static void set_ddr_sdram_mode_2(const unsigned int ctrl_num,
  1012. fsl_ddr_cfg_regs_t *ddr,
  1013. const memctl_options_t *popts,
  1014. const common_timing_params_t *common_dimm,
  1015. const unsigned int unq_mrs_en)
  1016. {
  1017. unsigned short esdmode2 = 0; /* Extended SDRAM mode 2 */
  1018. unsigned short esdmode3 = 0; /* Extended SDRAM mode 3 */
  1019. ddr->ddr_sdram_mode_2 = (0
  1020. | ((esdmode2 & 0xFFFF) << 16)
  1021. | ((esdmode3 & 0xFFFF) << 0)
  1022. );
  1023. debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2);
  1024. }
  1025. #endif
  1026. #ifdef CONFIG_SYS_FSL_DDR4
  1027. /* DDR SDRAM Mode configuration 9 (DDR_SDRAM_MODE_9) */
  1028. static void set_ddr_sdram_mode_9(fsl_ddr_cfg_regs_t *ddr,
  1029. const memctl_options_t *popts,
  1030. const common_timing_params_t *common_dimm,
  1031. const unsigned int unq_mrs_en)
  1032. {
  1033. int i;
  1034. unsigned short esdmode4 = 0; /* Extended SDRAM mode 4 */
  1035. unsigned short esdmode5; /* Extended SDRAM mode 5 */
  1036. int rtt_park = 0;
  1037. if (ddr->cs[0].config & SDRAM_CS_CONFIG_EN) {
  1038. esdmode5 = 0x00000500; /* Data mask enable, RTT_PARK CS0 */
  1039. rtt_park = 1;
  1040. } else {
  1041. esdmode5 = 0x00000400; /* Data mask enabled */
  1042. }
  1043. ddr->ddr_sdram_mode_9 = (0
  1044. | ((esdmode4 & 0xffff) << 16)
  1045. | ((esdmode5 & 0xffff) << 0)
  1046. );
  1047. /* only mode_9 use 0x500, others use 0x400 */
  1048. debug("FSLDDR: ddr_sdram_mode_9) = 0x%08x\n", ddr->ddr_sdram_mode_9);
  1049. if (unq_mrs_en) { /* unique mode registers are supported */
  1050. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1051. if (!rtt_park &&
  1052. (ddr->cs[i].config & SDRAM_CS_CONFIG_EN)) {
  1053. esdmode5 |= 0x00000500; /* RTT_PARK */
  1054. rtt_park = 1;
  1055. } else {
  1056. esdmode5 = 0x00000400;
  1057. }
  1058. switch (i) {
  1059. case 1:
  1060. ddr->ddr_sdram_mode_11 = (0
  1061. | ((esdmode4 & 0xFFFF) << 16)
  1062. | ((esdmode5 & 0xFFFF) << 0)
  1063. );
  1064. break;
  1065. case 2:
  1066. ddr->ddr_sdram_mode_13 = (0
  1067. | ((esdmode4 & 0xFFFF) << 16)
  1068. | ((esdmode5 & 0xFFFF) << 0)
  1069. );
  1070. break;
  1071. case 3:
  1072. ddr->ddr_sdram_mode_15 = (0
  1073. | ((esdmode4 & 0xFFFF) << 16)
  1074. | ((esdmode5 & 0xFFFF) << 0)
  1075. );
  1076. break;
  1077. }
  1078. }
  1079. debug("FSLDDR: ddr_sdram_mode_11 = 0x%08x\n",
  1080. ddr->ddr_sdram_mode_11);
  1081. debug("FSLDDR: ddr_sdram_mode_13 = 0x%08x\n",
  1082. ddr->ddr_sdram_mode_13);
  1083. debug("FSLDDR: ddr_sdram_mode_15 = 0x%08x\n",
  1084. ddr->ddr_sdram_mode_15);
  1085. }
  1086. }
  1087. /* DDR SDRAM Mode configuration 10 (DDR_SDRAM_MODE_10) */
  1088. static void set_ddr_sdram_mode_10(const unsigned int ctrl_num,
  1089. fsl_ddr_cfg_regs_t *ddr,
  1090. const memctl_options_t *popts,
  1091. const common_timing_params_t *common_dimm,
  1092. const unsigned int unq_mrs_en)
  1093. {
  1094. int i;
  1095. unsigned short esdmode6 = 0; /* Extended SDRAM mode 6 */
  1096. unsigned short esdmode7 = 0; /* Extended SDRAM mode 7 */
  1097. unsigned int tccdl_min = picos_to_mclk(ctrl_num, common_dimm->tccdl_ps);
  1098. esdmode6 = ((tccdl_min - 4) & 0x7) << 10;
  1099. ddr->ddr_sdram_mode_10 = (0
  1100. | ((esdmode6 & 0xffff) << 16)
  1101. | ((esdmode7 & 0xffff) << 0)
  1102. );
  1103. debug("FSLDDR: ddr_sdram_mode_10) = 0x%08x\n", ddr->ddr_sdram_mode_10);
  1104. if (unq_mrs_en) { /* unique mode registers are supported */
  1105. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1106. switch (i) {
  1107. case 1:
  1108. ddr->ddr_sdram_mode_12 = (0
  1109. | ((esdmode6 & 0xFFFF) << 16)
  1110. | ((esdmode7 & 0xFFFF) << 0)
  1111. );
  1112. break;
  1113. case 2:
  1114. ddr->ddr_sdram_mode_14 = (0
  1115. | ((esdmode6 & 0xFFFF) << 16)
  1116. | ((esdmode7 & 0xFFFF) << 0)
  1117. );
  1118. break;
  1119. case 3:
  1120. ddr->ddr_sdram_mode_16 = (0
  1121. | ((esdmode6 & 0xFFFF) << 16)
  1122. | ((esdmode7 & 0xFFFF) << 0)
  1123. );
  1124. break;
  1125. }
  1126. }
  1127. debug("FSLDDR: ddr_sdram_mode_12 = 0x%08x\n",
  1128. ddr->ddr_sdram_mode_12);
  1129. debug("FSLDDR: ddr_sdram_mode_14 = 0x%08x\n",
  1130. ddr->ddr_sdram_mode_14);
  1131. debug("FSLDDR: ddr_sdram_mode_16 = 0x%08x\n",
  1132. ddr->ddr_sdram_mode_16);
  1133. }
  1134. }
  1135. #endif
  1136. /* DDR SDRAM Interval Configuration (DDR_SDRAM_INTERVAL) */
  1137. static void set_ddr_sdram_interval(const unsigned int ctrl_num,
  1138. fsl_ddr_cfg_regs_t *ddr,
  1139. const memctl_options_t *popts,
  1140. const common_timing_params_t *common_dimm)
  1141. {
  1142. unsigned int refint; /* Refresh interval */
  1143. unsigned int bstopre; /* Precharge interval */
  1144. refint = picos_to_mclk(ctrl_num, common_dimm->refresh_rate_ps);
  1145. bstopre = popts->bstopre;
  1146. /* refint field used 0x3FFF in earlier controllers */
  1147. ddr->ddr_sdram_interval = (0
  1148. | ((refint & 0xFFFF) << 16)
  1149. | ((bstopre & 0x3FFF) << 0)
  1150. );
  1151. debug("FSLDDR: ddr_sdram_interval = 0x%08x\n", ddr->ddr_sdram_interval);
  1152. }
  1153. #ifdef CONFIG_SYS_FSL_DDR4
  1154. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  1155. static void set_ddr_sdram_mode(const unsigned int ctrl_num,
  1156. fsl_ddr_cfg_regs_t *ddr,
  1157. const memctl_options_t *popts,
  1158. const common_timing_params_t *common_dimm,
  1159. unsigned int cas_latency,
  1160. unsigned int additive_latency,
  1161. const unsigned int unq_mrs_en)
  1162. {
  1163. int i;
  1164. unsigned short esdmode; /* Extended SDRAM mode */
  1165. unsigned short sdmode; /* SDRAM mode */
  1166. /* Mode Register - MR1 */
  1167. unsigned int qoff = 0; /* Output buffer enable 0=yes, 1=no */
  1168. unsigned int tdqs_en = 0; /* TDQS Enable: 0=no, 1=yes */
  1169. unsigned int rtt;
  1170. unsigned int wrlvl_en = 0; /* Write level enable: 0=no, 1=yes */
  1171. unsigned int al = 0; /* Posted CAS# additive latency (AL) */
  1172. unsigned int dic = 0; /* Output driver impedance, 40ohm */
  1173. unsigned int dll_en = 1; /* DLL Enable 1=Enable (Normal),
  1174. 0=Disable (Test/Debug) */
  1175. /* Mode Register - MR0 */
  1176. unsigned int wr = 0; /* Write Recovery */
  1177. unsigned int dll_rst; /* DLL Reset */
  1178. unsigned int mode; /* Normal=0 or Test=1 */
  1179. unsigned int caslat = 4;/* CAS# latency, default set as 6 cycles */
  1180. /* BT: Burst Type (0=Nibble Sequential, 1=Interleaved) */
  1181. unsigned int bt;
  1182. unsigned int bl; /* BL: Burst Length */
  1183. unsigned int wr_mclk;
  1184. /* DDR4 support WR 10, 12, 14, 16, 18, 20, 24 */
  1185. static const u8 wr_table[] = {
  1186. 0, 1, 1, 2, 2, 3, 3, 4, 4, 5, 5, 6, 6, 6, 6};
  1187. /* DDR4 support CAS 9, 10, 11, 12, 13, 14, 15, 16, 18, 20, 22, 24 */
  1188. static const u8 cas_latency_table[] = {
  1189. 0, 1, 2, 3, 4, 5, 6, 7, 8, 8,
  1190. 9, 9, 10, 10, 11, 11};
  1191. if (popts->rtt_override)
  1192. rtt = popts->rtt_override_value;
  1193. else
  1194. rtt = popts->cs_local_opts[0].odt_rtt_norm;
  1195. if (additive_latency == (cas_latency - 1))
  1196. al = 1;
  1197. if (additive_latency == (cas_latency - 2))
  1198. al = 2;
  1199. if (popts->quad_rank_present)
  1200. dic = 1; /* output driver impedance 240/7 ohm */
  1201. /*
  1202. * The esdmode value will also be used for writing
  1203. * MR1 during write leveling for DDR3, although the
  1204. * bits specifically related to the write leveling
  1205. * scheme will be handled automatically by the DDR
  1206. * controller. so we set the wrlvl_en = 0 here.
  1207. */
  1208. esdmode = (0
  1209. | ((qoff & 0x1) << 12)
  1210. | ((tdqs_en & 0x1) << 11)
  1211. | ((rtt & 0x7) << 8)
  1212. | ((wrlvl_en & 0x1) << 7)
  1213. | ((al & 0x3) << 3)
  1214. | ((dic & 0x3) << 1) /* DIC field is split */
  1215. | ((dll_en & 0x1) << 0)
  1216. );
  1217. /*
  1218. * DLL control for precharge PD
  1219. * 0=slow exit DLL off (tXPDLL)
  1220. * 1=fast exit DLL on (tXP)
  1221. */
  1222. wr_mclk = picos_to_mclk(ctrl_num, common_dimm->twr_ps);
  1223. if (wr_mclk <= 24) {
  1224. wr = wr_table[wr_mclk - 10];
  1225. } else {
  1226. printf("Error: unsupported write recovery for mode register wr_mclk = %d\n",
  1227. wr_mclk);
  1228. }
  1229. dll_rst = 0; /* dll no reset */
  1230. mode = 0; /* normal mode */
  1231. /* look up table to get the cas latency bits */
  1232. if (cas_latency >= 9 && cas_latency <= 24)
  1233. caslat = cas_latency_table[cas_latency - 9];
  1234. else
  1235. printf("Error: unsupported cas latency for mode register\n");
  1236. bt = 0; /* Nibble sequential */
  1237. switch (popts->burst_length) {
  1238. case DDR_BL8:
  1239. bl = 0;
  1240. break;
  1241. case DDR_OTF:
  1242. bl = 1;
  1243. break;
  1244. case DDR_BC4:
  1245. bl = 2;
  1246. break;
  1247. default:
  1248. printf("Error: invalid burst length of %u specified. ",
  1249. popts->burst_length);
  1250. puts("Defaulting to on-the-fly BC4 or BL8 beats.\n");
  1251. bl = 1;
  1252. break;
  1253. }
  1254. sdmode = (0
  1255. | ((wr & 0x7) << 9)
  1256. | ((dll_rst & 0x1) << 8)
  1257. | ((mode & 0x1) << 7)
  1258. | (((caslat >> 1) & 0x7) << 4)
  1259. | ((bt & 0x1) << 3)
  1260. | ((caslat & 1) << 2)
  1261. | ((bl & 0x3) << 0)
  1262. );
  1263. ddr->ddr_sdram_mode = (0
  1264. | ((esdmode & 0xFFFF) << 16)
  1265. | ((sdmode & 0xFFFF) << 0)
  1266. );
  1267. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  1268. if (unq_mrs_en) { /* unique mode registers are supported */
  1269. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1270. if (popts->rtt_override)
  1271. rtt = popts->rtt_override_value;
  1272. else
  1273. rtt = popts->cs_local_opts[i].odt_rtt_norm;
  1274. esdmode &= 0xF8FF; /* clear bit 10,9,8 for rtt */
  1275. esdmode |= (rtt & 0x7) << 8;
  1276. switch (i) {
  1277. case 1:
  1278. ddr->ddr_sdram_mode_3 = (0
  1279. | ((esdmode & 0xFFFF) << 16)
  1280. | ((sdmode & 0xFFFF) << 0)
  1281. );
  1282. break;
  1283. case 2:
  1284. ddr->ddr_sdram_mode_5 = (0
  1285. | ((esdmode & 0xFFFF) << 16)
  1286. | ((sdmode & 0xFFFF) << 0)
  1287. );
  1288. break;
  1289. case 3:
  1290. ddr->ddr_sdram_mode_7 = (0
  1291. | ((esdmode & 0xFFFF) << 16)
  1292. | ((sdmode & 0xFFFF) << 0)
  1293. );
  1294. break;
  1295. }
  1296. }
  1297. debug("FSLDDR: ddr_sdram_mode_3 = 0x%08x\n",
  1298. ddr->ddr_sdram_mode_3);
  1299. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  1300. ddr->ddr_sdram_mode_5);
  1301. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  1302. ddr->ddr_sdram_mode_5);
  1303. }
  1304. }
  1305. #elif defined(CONFIG_SYS_FSL_DDR3)
  1306. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  1307. static void set_ddr_sdram_mode(const unsigned int ctrl_num,
  1308. fsl_ddr_cfg_regs_t *ddr,
  1309. const memctl_options_t *popts,
  1310. const common_timing_params_t *common_dimm,
  1311. unsigned int cas_latency,
  1312. unsigned int additive_latency,
  1313. const unsigned int unq_mrs_en)
  1314. {
  1315. int i;
  1316. unsigned short esdmode; /* Extended SDRAM mode */
  1317. unsigned short sdmode; /* SDRAM mode */
  1318. /* Mode Register - MR1 */
  1319. unsigned int qoff = 0; /* Output buffer enable 0=yes, 1=no */
  1320. unsigned int tdqs_en = 0; /* TDQS Enable: 0=no, 1=yes */
  1321. unsigned int rtt;
  1322. unsigned int wrlvl_en = 0; /* Write level enable: 0=no, 1=yes */
  1323. unsigned int al = 0; /* Posted CAS# additive latency (AL) */
  1324. unsigned int dic = 0; /* Output driver impedance, 40ohm */
  1325. unsigned int dll_en = 0; /* DLL Enable 0=Enable (Normal),
  1326. 1=Disable (Test/Debug) */
  1327. /* Mode Register - MR0 */
  1328. unsigned int dll_on; /* DLL control for precharge PD, 0=off, 1=on */
  1329. unsigned int wr = 0; /* Write Recovery */
  1330. unsigned int dll_rst; /* DLL Reset */
  1331. unsigned int mode; /* Normal=0 or Test=1 */
  1332. unsigned int caslat = 4;/* CAS# latency, default set as 6 cycles */
  1333. /* BT: Burst Type (0=Nibble Sequential, 1=Interleaved) */
  1334. unsigned int bt;
  1335. unsigned int bl; /* BL: Burst Length */
  1336. unsigned int wr_mclk;
  1337. /*
  1338. * DDR_SDRAM_MODE doesn't support 9,11,13,15
  1339. * Please refer JEDEC Standard No. 79-3E for Mode Register MR0
  1340. * for this table
  1341. */
  1342. static const u8 wr_table[] = {1, 2, 3, 4, 5, 5, 6, 6, 7, 7, 0, 0};
  1343. if (popts->rtt_override)
  1344. rtt = popts->rtt_override_value;
  1345. else
  1346. rtt = popts->cs_local_opts[0].odt_rtt_norm;
  1347. if (additive_latency == (cas_latency - 1))
  1348. al = 1;
  1349. if (additive_latency == (cas_latency - 2))
  1350. al = 2;
  1351. if (popts->quad_rank_present)
  1352. dic = 1; /* output driver impedance 240/7 ohm */
  1353. /*
  1354. * The esdmode value will also be used for writing
  1355. * MR1 during write leveling for DDR3, although the
  1356. * bits specifically related to the write leveling
  1357. * scheme will be handled automatically by the DDR
  1358. * controller. so we set the wrlvl_en = 0 here.
  1359. */
  1360. esdmode = (0
  1361. | ((qoff & 0x1) << 12)
  1362. | ((tdqs_en & 0x1) << 11)
  1363. | ((rtt & 0x4) << 7) /* rtt field is split */
  1364. | ((wrlvl_en & 0x1) << 7)
  1365. | ((rtt & 0x2) << 5) /* rtt field is split */
  1366. | ((dic & 0x2) << 4) /* DIC field is split */
  1367. | ((al & 0x3) << 3)
  1368. | ((rtt & 0x1) << 2) /* rtt field is split */
  1369. | ((dic & 0x1) << 1) /* DIC field is split */
  1370. | ((dll_en & 0x1) << 0)
  1371. );
  1372. /*
  1373. * DLL control for precharge PD
  1374. * 0=slow exit DLL off (tXPDLL)
  1375. * 1=fast exit DLL on (tXP)
  1376. */
  1377. dll_on = 1;
  1378. wr_mclk = picos_to_mclk(ctrl_num, common_dimm->twr_ps);
  1379. if (wr_mclk <= 16) {
  1380. wr = wr_table[wr_mclk - 5];
  1381. } else {
  1382. printf("Error: unsupported write recovery for mode register "
  1383. "wr_mclk = %d\n", wr_mclk);
  1384. }
  1385. dll_rst = 0; /* dll no reset */
  1386. mode = 0; /* normal mode */
  1387. /* look up table to get the cas latency bits */
  1388. if (cas_latency >= 5 && cas_latency <= 16) {
  1389. unsigned char cas_latency_table[] = {
  1390. 0x2, /* 5 clocks */
  1391. 0x4, /* 6 clocks */
  1392. 0x6, /* 7 clocks */
  1393. 0x8, /* 8 clocks */
  1394. 0xa, /* 9 clocks */
  1395. 0xc, /* 10 clocks */
  1396. 0xe, /* 11 clocks */
  1397. 0x1, /* 12 clocks */
  1398. 0x3, /* 13 clocks */
  1399. 0x5, /* 14 clocks */
  1400. 0x7, /* 15 clocks */
  1401. 0x9, /* 16 clocks */
  1402. };
  1403. caslat = cas_latency_table[cas_latency - 5];
  1404. } else {
  1405. printf("Error: unsupported cas latency for mode register\n");
  1406. }
  1407. bt = 0; /* Nibble sequential */
  1408. switch (popts->burst_length) {
  1409. case DDR_BL8:
  1410. bl = 0;
  1411. break;
  1412. case DDR_OTF:
  1413. bl = 1;
  1414. break;
  1415. case DDR_BC4:
  1416. bl = 2;
  1417. break;
  1418. default:
  1419. printf("Error: invalid burst length of %u specified. "
  1420. " Defaulting to on-the-fly BC4 or BL8 beats.\n",
  1421. popts->burst_length);
  1422. bl = 1;
  1423. break;
  1424. }
  1425. sdmode = (0
  1426. | ((dll_on & 0x1) << 12)
  1427. | ((wr & 0x7) << 9)
  1428. | ((dll_rst & 0x1) << 8)
  1429. | ((mode & 0x1) << 7)
  1430. | (((caslat >> 1) & 0x7) << 4)
  1431. | ((bt & 0x1) << 3)
  1432. | ((caslat & 1) << 2)
  1433. | ((bl & 0x3) << 0)
  1434. );
  1435. ddr->ddr_sdram_mode = (0
  1436. | ((esdmode & 0xFFFF) << 16)
  1437. | ((sdmode & 0xFFFF) << 0)
  1438. );
  1439. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  1440. if (unq_mrs_en) { /* unique mode registers are supported */
  1441. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1442. if (popts->rtt_override)
  1443. rtt = popts->rtt_override_value;
  1444. else
  1445. rtt = popts->cs_local_opts[i].odt_rtt_norm;
  1446. esdmode &= 0xFDBB; /* clear bit 9,6,2 */
  1447. esdmode |= (0
  1448. | ((rtt & 0x4) << 7) /* rtt field is split */
  1449. | ((rtt & 0x2) << 5) /* rtt field is split */
  1450. | ((rtt & 0x1) << 2) /* rtt field is split */
  1451. );
  1452. switch (i) {
  1453. case 1:
  1454. ddr->ddr_sdram_mode_3 = (0
  1455. | ((esdmode & 0xFFFF) << 16)
  1456. | ((sdmode & 0xFFFF) << 0)
  1457. );
  1458. break;
  1459. case 2:
  1460. ddr->ddr_sdram_mode_5 = (0
  1461. | ((esdmode & 0xFFFF) << 16)
  1462. | ((sdmode & 0xFFFF) << 0)
  1463. );
  1464. break;
  1465. case 3:
  1466. ddr->ddr_sdram_mode_7 = (0
  1467. | ((esdmode & 0xFFFF) << 16)
  1468. | ((sdmode & 0xFFFF) << 0)
  1469. );
  1470. break;
  1471. }
  1472. }
  1473. debug("FSLDDR: ddr_sdram_mode_3 = 0x%08x\n",
  1474. ddr->ddr_sdram_mode_3);
  1475. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  1476. ddr->ddr_sdram_mode_5);
  1477. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  1478. ddr->ddr_sdram_mode_5);
  1479. }
  1480. }
  1481. #else /* !CONFIG_SYS_FSL_DDR3 */
  1482. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  1483. static void set_ddr_sdram_mode(const unsigned int ctrl_num,
  1484. fsl_ddr_cfg_regs_t *ddr,
  1485. const memctl_options_t *popts,
  1486. const common_timing_params_t *common_dimm,
  1487. unsigned int cas_latency,
  1488. unsigned int additive_latency,
  1489. const unsigned int unq_mrs_en)
  1490. {
  1491. unsigned short esdmode; /* Extended SDRAM mode */
  1492. unsigned short sdmode; /* SDRAM mode */
  1493. /*
  1494. * FIXME: This ought to be pre-calculated in a
  1495. * technology-specific routine,
  1496. * e.g. compute_DDR2_mode_register(), and then the
  1497. * sdmode and esdmode passed in as part of common_dimm.
  1498. */
  1499. /* Extended Mode Register */
  1500. unsigned int mrs = 0; /* Mode Register Set */
  1501. unsigned int outputs = 0; /* 0=Enabled, 1=Disabled */
  1502. unsigned int rdqs_en = 0; /* RDQS Enable: 0=no, 1=yes */
  1503. unsigned int dqs_en = 0; /* DQS# Enable: 0=enable, 1=disable */
  1504. unsigned int ocd = 0; /* 0x0=OCD not supported,
  1505. 0x7=OCD default state */
  1506. unsigned int rtt;
  1507. unsigned int al; /* Posted CAS# additive latency (AL) */
  1508. unsigned int ods = 0; /* Output Drive Strength:
  1509. 0 = Full strength (18ohm)
  1510. 1 = Reduced strength (4ohm) */
  1511. unsigned int dll_en = 0; /* DLL Enable 0=Enable (Normal),
  1512. 1=Disable (Test/Debug) */
  1513. /* Mode Register (MR) */
  1514. unsigned int mr; /* Mode Register Definition */
  1515. unsigned int pd; /* Power-Down Mode */
  1516. unsigned int wr; /* Write Recovery */
  1517. unsigned int dll_res; /* DLL Reset */
  1518. unsigned int mode; /* Normal=0 or Test=1 */
  1519. unsigned int caslat = 0;/* CAS# latency */
  1520. /* BT: Burst Type (0=Sequential, 1=Interleaved) */
  1521. unsigned int bt;
  1522. unsigned int bl; /* BL: Burst Length */
  1523. dqs_en = !popts->dqs_config;
  1524. rtt = fsl_ddr_get_rtt();
  1525. al = additive_latency;
  1526. esdmode = (0
  1527. | ((mrs & 0x3) << 14)
  1528. | ((outputs & 0x1) << 12)
  1529. | ((rdqs_en & 0x1) << 11)
  1530. | ((dqs_en & 0x1) << 10)
  1531. | ((ocd & 0x7) << 7)
  1532. | ((rtt & 0x2) << 5) /* rtt field is split */
  1533. | ((al & 0x7) << 3)
  1534. | ((rtt & 0x1) << 2) /* rtt field is split */
  1535. | ((ods & 0x1) << 1)
  1536. | ((dll_en & 0x1) << 0)
  1537. );
  1538. mr = 0; /* FIXME: CHECKME */
  1539. /*
  1540. * 0 = Fast Exit (Normal)
  1541. * 1 = Slow Exit (Low Power)
  1542. */
  1543. pd = 0;
  1544. #if defined(CONFIG_SYS_FSL_DDR1)
  1545. wr = 0; /* Historical */
  1546. #elif defined(CONFIG_SYS_FSL_DDR2)
  1547. wr = picos_to_mclk(ctrl_num, common_dimm->twr_ps);
  1548. #endif
  1549. dll_res = 0;
  1550. mode = 0;
  1551. #if defined(CONFIG_SYS_FSL_DDR1)
  1552. if (1 <= cas_latency && cas_latency <= 4) {
  1553. unsigned char mode_caslat_table[4] = {
  1554. 0x5, /* 1.5 clocks */
  1555. 0x2, /* 2.0 clocks */
  1556. 0x6, /* 2.5 clocks */
  1557. 0x3 /* 3.0 clocks */
  1558. };
  1559. caslat = mode_caslat_table[cas_latency - 1];
  1560. } else {
  1561. printf("Warning: unknown cas_latency %d\n", cas_latency);
  1562. }
  1563. #elif defined(CONFIG_SYS_FSL_DDR2)
  1564. caslat = cas_latency;
  1565. #endif
  1566. bt = 0;
  1567. switch (popts->burst_length) {
  1568. case DDR_BL4:
  1569. bl = 2;
  1570. break;
  1571. case DDR_BL8:
  1572. bl = 3;
  1573. break;
  1574. default:
  1575. printf("Error: invalid burst length of %u specified. "
  1576. " Defaulting to 4 beats.\n",
  1577. popts->burst_length);
  1578. bl = 2;
  1579. break;
  1580. }
  1581. sdmode = (0
  1582. | ((mr & 0x3) << 14)
  1583. | ((pd & 0x1) << 12)
  1584. | ((wr & 0x7) << 9)
  1585. | ((dll_res & 0x1) << 8)
  1586. | ((mode & 0x1) << 7)
  1587. | ((caslat & 0x7) << 4)
  1588. | ((bt & 0x1) << 3)
  1589. | ((bl & 0x7) << 0)
  1590. );
  1591. ddr->ddr_sdram_mode = (0
  1592. | ((esdmode & 0xFFFF) << 16)
  1593. | ((sdmode & 0xFFFF) << 0)
  1594. );
  1595. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  1596. }
  1597. #endif
  1598. /* DDR SDRAM Data Initialization (DDR_DATA_INIT) */
  1599. static void set_ddr_data_init(fsl_ddr_cfg_regs_t *ddr)
  1600. {
  1601. unsigned int init_value; /* Initialization value */
  1602. #ifdef CONFIG_MEM_INIT_VALUE
  1603. init_value = CONFIG_MEM_INIT_VALUE;
  1604. #else
  1605. init_value = 0xDEADBEEF;
  1606. #endif
  1607. ddr->ddr_data_init = init_value;
  1608. }
  1609. /*
  1610. * DDR SDRAM Clock Control (DDR_SDRAM_CLK_CNTL)
  1611. * The old controller on the 8540/60 doesn't have this register.
  1612. * Hope it's OK to set it (to 0) anyway.
  1613. */
  1614. static void set_ddr_sdram_clk_cntl(fsl_ddr_cfg_regs_t *ddr,
  1615. const memctl_options_t *popts)
  1616. {
  1617. unsigned int clk_adjust; /* Clock adjust */
  1618. unsigned int ss_en = 0; /* Source synchronous enable */
  1619. #if defined(CONFIG_MPC8541) || defined(CONFIG_MPC8555)
  1620. /* Per FSL Application Note: AN2805 */
  1621. ss_en = 1;
  1622. #endif
  1623. clk_adjust = popts->clk_adjust;
  1624. ddr->ddr_sdram_clk_cntl = (0
  1625. | ((ss_en & 0x1) << 31)
  1626. | ((clk_adjust & 0xF) << 23)
  1627. );
  1628. debug("FSLDDR: clk_cntl = 0x%08x\n", ddr->ddr_sdram_clk_cntl);
  1629. }
  1630. /* DDR Initialization Address (DDR_INIT_ADDR) */
  1631. static void set_ddr_init_addr(fsl_ddr_cfg_regs_t *ddr)
  1632. {
  1633. unsigned int init_addr = 0; /* Initialization address */
  1634. ddr->ddr_init_addr = init_addr;
  1635. }
  1636. /* DDR Initialization Address (DDR_INIT_EXT_ADDR) */
  1637. static void set_ddr_init_ext_addr(fsl_ddr_cfg_regs_t *ddr)
  1638. {
  1639. unsigned int uia = 0; /* Use initialization address */
  1640. unsigned int init_ext_addr = 0; /* Initialization address */
  1641. ddr->ddr_init_ext_addr = (0
  1642. | ((uia & 0x1) << 31)
  1643. | (init_ext_addr & 0xF)
  1644. );
  1645. }
  1646. /* DDR SDRAM Timing Configuration 4 (TIMING_CFG_4) */
  1647. static void set_timing_cfg_4(fsl_ddr_cfg_regs_t *ddr,
  1648. const memctl_options_t *popts)
  1649. {
  1650. unsigned int rwt = 0; /* Read-to-write turnaround for same CS */
  1651. unsigned int wrt = 0; /* Write-to-read turnaround for same CS */
  1652. unsigned int rrt = 0; /* Read-to-read turnaround for same CS */
  1653. unsigned int wwt = 0; /* Write-to-write turnaround for same CS */
  1654. unsigned int dll_lock = 0; /* DDR SDRAM DLL Lock Time */
  1655. #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  1656. if (popts->burst_length == DDR_BL8) {
  1657. /* We set BL/2 for fixed BL8 */
  1658. rrt = 0; /* BL/2 clocks */
  1659. wwt = 0; /* BL/2 clocks */
  1660. } else {
  1661. /* We need to set BL/2 + 2 to BC4 and OTF */
  1662. rrt = 2; /* BL/2 + 2 clocks */
  1663. wwt = 2; /* BL/2 + 2 clocks */
  1664. }
  1665. #endif
  1666. #ifdef CONFIG_SYS_FSL_DDR4
  1667. dll_lock = 2; /* tDLLK = 1024 clocks */
  1668. #elif defined(CONFIG_SYS_FSL_DDR3)
  1669. dll_lock = 1; /* tDLLK = 512 clocks from spec */
  1670. #endif
  1671. ddr->timing_cfg_4 = (0
  1672. | ((rwt & 0xf) << 28)
  1673. | ((wrt & 0xf) << 24)
  1674. | ((rrt & 0xf) << 20)
  1675. | ((wwt & 0xf) << 16)
  1676. | (dll_lock & 0x3)
  1677. );
  1678. debug("FSLDDR: timing_cfg_4 = 0x%08x\n", ddr->timing_cfg_4);
  1679. }
  1680. /* DDR SDRAM Timing Configuration 5 (TIMING_CFG_5) */
  1681. static void set_timing_cfg_5(fsl_ddr_cfg_regs_t *ddr, unsigned int cas_latency)
  1682. {
  1683. unsigned int rodt_on = 0; /* Read to ODT on */
  1684. unsigned int rodt_off = 0; /* Read to ODT off */
  1685. unsigned int wodt_on = 0; /* Write to ODT on */
  1686. unsigned int wodt_off = 0; /* Write to ODT off */
  1687. #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  1688. unsigned int wr_lat = ((ddr->timing_cfg_2 & 0x00780000) >> 19) +
  1689. ((ddr->timing_cfg_2 & 0x00040000) >> 14);
  1690. /* rodt_on = timing_cfg_1[caslat] - timing_cfg_2[wrlat] + 1 */
  1691. if (cas_latency >= wr_lat)
  1692. rodt_on = cas_latency - wr_lat + 1;
  1693. rodt_off = 4; /* 4 clocks */
  1694. wodt_on = 1; /* 1 clocks */
  1695. wodt_off = 4; /* 4 clocks */
  1696. #endif
  1697. ddr->timing_cfg_5 = (0
  1698. | ((rodt_on & 0x1f) << 24)
  1699. | ((rodt_off & 0x7) << 20)
  1700. | ((wodt_on & 0x1f) << 12)
  1701. | ((wodt_off & 0x7) << 8)
  1702. );
  1703. debug("FSLDDR: timing_cfg_5 = 0x%08x\n", ddr->timing_cfg_5);
  1704. }
  1705. #ifdef CONFIG_SYS_FSL_DDR4
  1706. static void set_timing_cfg_6(fsl_ddr_cfg_regs_t *ddr)
  1707. {
  1708. unsigned int hs_caslat = 0;
  1709. unsigned int hs_wrlat = 0;
  1710. unsigned int hs_wrrec = 0;
  1711. unsigned int hs_clkadj = 0;
  1712. unsigned int hs_wrlvl_start = 0;
  1713. ddr->timing_cfg_6 = (0
  1714. | ((hs_caslat & 0x1f) << 24)
  1715. | ((hs_wrlat & 0x1f) << 19)
  1716. | ((hs_wrrec & 0x1f) << 12)
  1717. | ((hs_clkadj & 0x1f) << 6)
  1718. | ((hs_wrlvl_start & 0x1f) << 0)
  1719. );
  1720. debug("FSLDDR: timing_cfg_6 = 0x%08x\n", ddr->timing_cfg_6);
  1721. }
  1722. static void set_timing_cfg_7(const unsigned int ctrl_num,
  1723. fsl_ddr_cfg_regs_t *ddr,
  1724. const common_timing_params_t *common_dimm)
  1725. {
  1726. unsigned int txpr, tcksre, tcksrx;
  1727. unsigned int cke_rst, cksre, cksrx, par_lat, cs_to_cmd;
  1728. txpr = max(5U, picos_to_mclk(ctrl_num, common_dimm->trfc1_ps + 10000));
  1729. tcksre = max(5U, picos_to_mclk(ctrl_num, 10000));
  1730. tcksrx = max(5U, picos_to_mclk(ctrl_num, 10000));
  1731. par_lat = 0;
  1732. cs_to_cmd = 0;
  1733. if (txpr <= 200)
  1734. cke_rst = 0;
  1735. else if (txpr <= 256)
  1736. cke_rst = 1;
  1737. else if (txpr <= 512)
  1738. cke_rst = 2;
  1739. else
  1740. cke_rst = 3;
  1741. if (tcksre <= 19)
  1742. cksre = tcksre - 5;
  1743. else
  1744. cksre = 15;
  1745. if (tcksrx <= 19)
  1746. cksrx = tcksrx - 5;
  1747. else
  1748. cksrx = 15;
  1749. ddr->timing_cfg_7 = (0
  1750. | ((cke_rst & 0x3) << 28)
  1751. | ((cksre & 0xf) << 24)
  1752. | ((cksrx & 0xf) << 20)
  1753. | ((par_lat & 0xf) << 16)
  1754. | ((cs_to_cmd & 0xf) << 4)
  1755. );
  1756. debug("FSLDDR: timing_cfg_7 = 0x%08x\n", ddr->timing_cfg_7);
  1757. }
  1758. static void set_timing_cfg_8(const unsigned int ctrl_num,
  1759. fsl_ddr_cfg_regs_t *ddr,
  1760. const memctl_options_t *popts,
  1761. const common_timing_params_t *common_dimm,
  1762. unsigned int cas_latency)
  1763. {
  1764. unsigned int rwt_bg, wrt_bg, rrt_bg, wwt_bg;
  1765. unsigned int acttoact_bg, wrtord_bg, pre_all_rec;
  1766. unsigned int tccdl = picos_to_mclk(ctrl_num, common_dimm->tccdl_ps);
  1767. unsigned int wr_lat = ((ddr->timing_cfg_2 & 0x00780000) >> 19) +
  1768. ((ddr->timing_cfg_2 & 0x00040000) >> 14);
  1769. rwt_bg = cas_latency + 2 + 4 - wr_lat;
  1770. if (rwt_bg < tccdl)
  1771. rwt_bg = tccdl - rwt_bg;
  1772. else
  1773. rwt_bg = 0;
  1774. wrt_bg = wr_lat + 4 + 1 - cas_latency;
  1775. if (wrt_bg < tccdl)
  1776. wrt_bg = tccdl - wrt_bg;
  1777. else
  1778. wrt_bg = 0;
  1779. if (popts->burst_length == DDR_BL8) {
  1780. rrt_bg = tccdl - 4;
  1781. wwt_bg = tccdl - 4;
  1782. } else {
  1783. rrt_bg = tccdl - 2;
  1784. wwt_bg = tccdl - 2;
  1785. }
  1786. acttoact_bg = picos_to_mclk(ctrl_num, common_dimm->trrdl_ps);
  1787. wrtord_bg = max(4U, picos_to_mclk(ctrl_num, 7500));
  1788. if (popts->otf_burst_chop_en)
  1789. wrtord_bg += 2;
  1790. pre_all_rec = 0;
  1791. ddr->timing_cfg_8 = (0
  1792. | ((rwt_bg & 0xf) << 28)
  1793. | ((wrt_bg & 0xf) << 24)
  1794. | ((rrt_bg & 0xf) << 20)
  1795. | ((wwt_bg & 0xf) << 16)
  1796. | ((acttoact_bg & 0xf) << 12)
  1797. | ((wrtord_bg & 0xf) << 8)
  1798. | ((pre_all_rec & 0x1f) << 0)
  1799. );
  1800. debug("FSLDDR: timing_cfg_8 = 0x%08x\n", ddr->timing_cfg_8);
  1801. }
  1802. static void set_timing_cfg_9(fsl_ddr_cfg_regs_t *ddr)
  1803. {
  1804. ddr->timing_cfg_9 = 0;
  1805. debug("FSLDDR: timing_cfg_9 = 0x%08x\n", ddr->timing_cfg_9);
  1806. }
  1807. /* This function needs to be called after set_ddr_sdram_cfg() is called */
  1808. static void set_ddr_dq_mapping(fsl_ddr_cfg_regs_t *ddr,
  1809. const dimm_params_t *dimm_params)
  1810. {
  1811. unsigned int acc_ecc_en = (ddr->ddr_sdram_cfg >> 2) & 0x1;
  1812. int i;
  1813. for (i = 0; i < CONFIG_DIMM_SLOTS_PER_CTLR; i++) {
  1814. if (dimm_params[i].n_ranks)
  1815. break;
  1816. }
  1817. if (i >= CONFIG_DIMM_SLOTS_PER_CTLR) {
  1818. puts("DDR error: no DIMM found!\n");
  1819. return;
  1820. }
  1821. ddr->dq_map_0 = ((dimm_params[i].dq_mapping[0] & 0x3F) << 26) |
  1822. ((dimm_params[i].dq_mapping[1] & 0x3F) << 20) |
  1823. ((dimm_params[i].dq_mapping[2] & 0x3F) << 14) |
  1824. ((dimm_params[i].dq_mapping[3] & 0x3F) << 8) |
  1825. ((dimm_params[i].dq_mapping[4] & 0x3F) << 2);
  1826. ddr->dq_map_1 = ((dimm_params[i].dq_mapping[5] & 0x3F) << 26) |
  1827. ((dimm_params[i].dq_mapping[6] & 0x3F) << 20) |
  1828. ((dimm_params[i].dq_mapping[7] & 0x3F) << 14) |
  1829. ((dimm_params[i].dq_mapping[10] & 0x3F) << 8) |
  1830. ((dimm_params[i].dq_mapping[11] & 0x3F) << 2);
  1831. ddr->dq_map_2 = ((dimm_params[i].dq_mapping[12] & 0x3F) << 26) |
  1832. ((dimm_params[i].dq_mapping[13] & 0x3F) << 20) |
  1833. ((dimm_params[i].dq_mapping[14] & 0x3F) << 14) |
  1834. ((dimm_params[i].dq_mapping[15] & 0x3F) << 8) |
  1835. ((dimm_params[i].dq_mapping[16] & 0x3F) << 2);
  1836. /* dq_map for ECC[4:7] is set to 0 if accumulated ECC is enabled */
  1837. ddr->dq_map_3 = ((dimm_params[i].dq_mapping[17] & 0x3F) << 26) |
  1838. ((dimm_params[i].dq_mapping[8] & 0x3F) << 20) |
  1839. (acc_ecc_en ? 0 :
  1840. (dimm_params[i].dq_mapping[9] & 0x3F) << 14) |
  1841. dimm_params[i].dq_mapping_ors;
  1842. debug("FSLDDR: dq_map_0 = 0x%08x\n", ddr->dq_map_0);
  1843. debug("FSLDDR: dq_map_1 = 0x%08x\n", ddr->dq_map_1);
  1844. debug("FSLDDR: dq_map_2 = 0x%08x\n", ddr->dq_map_2);
  1845. debug("FSLDDR: dq_map_3 = 0x%08x\n", ddr->dq_map_3);
  1846. }
  1847. static void set_ddr_sdram_cfg_3(fsl_ddr_cfg_regs_t *ddr,
  1848. const memctl_options_t *popts)
  1849. {
  1850. int rd_pre;
  1851. rd_pre = popts->quad_rank_present ? 1 : 0;
  1852. ddr->ddr_sdram_cfg_3 = (rd_pre & 0x1) << 16;
  1853. debug("FSLDDR: ddr_sdram_cfg_3 = 0x%08x\n", ddr->ddr_sdram_cfg_3);
  1854. }
  1855. #endif /* CONFIG_SYS_FSL_DDR4 */
  1856. /* DDR ZQ Calibration Control (DDR_ZQ_CNTL) */
  1857. static void set_ddr_zq_cntl(fsl_ddr_cfg_regs_t *ddr, unsigned int zq_en)
  1858. {
  1859. unsigned int zqinit = 0;/* POR ZQ Calibration Time (tZQinit) */
  1860. /* Normal Operation Full Calibration Time (tZQoper) */
  1861. unsigned int zqoper = 0;
  1862. /* Normal Operation Short Calibration Time (tZQCS) */
  1863. unsigned int zqcs = 0;
  1864. #ifdef CONFIG_SYS_FSL_DDR4
  1865. unsigned int zqcs_init;
  1866. #endif
  1867. if (zq_en) {
  1868. #ifdef CONFIG_SYS_FSL_DDR4
  1869. zqinit = 10; /* 1024 clocks */
  1870. zqoper = 9; /* 512 clocks */
  1871. zqcs = 7; /* 128 clocks */
  1872. zqcs_init = 5; /* 1024 refresh sequences */
  1873. #else
  1874. zqinit = 9; /* 512 clocks */
  1875. zqoper = 8; /* 256 clocks */
  1876. zqcs = 6; /* 64 clocks */
  1877. #endif
  1878. }
  1879. ddr->ddr_zq_cntl = (0
  1880. | ((zq_en & 0x1) << 31)
  1881. | ((zqinit & 0xF) << 24)
  1882. | ((zqoper & 0xF) << 16)
  1883. | ((zqcs & 0xF) << 8)
  1884. #ifdef CONFIG_SYS_FSL_DDR4
  1885. | ((zqcs_init & 0xF) << 0)
  1886. #endif
  1887. );
  1888. debug("FSLDDR: zq_cntl = 0x%08x\n", ddr->ddr_zq_cntl);
  1889. }
  1890. /* DDR Write Leveling Control (DDR_WRLVL_CNTL) */
  1891. static void set_ddr_wrlvl_cntl(fsl_ddr_cfg_regs_t *ddr, unsigned int wrlvl_en,
  1892. const memctl_options_t *popts)
  1893. {
  1894. /*
  1895. * First DQS pulse rising edge after margining mode
  1896. * is programmed (tWL_MRD)
  1897. */
  1898. unsigned int wrlvl_mrd = 0;
  1899. /* ODT delay after margining mode is programmed (tWL_ODTEN) */
  1900. unsigned int wrlvl_odten = 0;
  1901. /* DQS/DQS_ delay after margining mode is programmed (tWL_DQSEN) */
  1902. unsigned int wrlvl_dqsen = 0;
  1903. /* WRLVL_SMPL: Write leveling sample time */
  1904. unsigned int wrlvl_smpl = 0;
  1905. /* WRLVL_WLR: Write leveling repeition time */
  1906. unsigned int wrlvl_wlr = 0;
  1907. /* WRLVL_START: Write leveling start time */
  1908. unsigned int wrlvl_start = 0;
  1909. /* suggest enable write leveling for DDR3 due to fly-by topology */
  1910. if (wrlvl_en) {
  1911. /* tWL_MRD min = 40 nCK, we set it 64 */
  1912. wrlvl_mrd = 0x6;
  1913. /* tWL_ODTEN 128 */
  1914. wrlvl_odten = 0x7;
  1915. /* tWL_DQSEN min = 25 nCK, we set it 32 */
  1916. wrlvl_dqsen = 0x5;
  1917. /*
  1918. * Write leveling sample time at least need 6 clocks
  1919. * higher than tWLO to allow enough time for progagation
  1920. * delay and sampling the prime data bits.
  1921. */
  1922. wrlvl_smpl = 0xf;
  1923. /*
  1924. * Write leveling repetition time
  1925. * at least tWLO + 6 clocks clocks
  1926. * we set it 64
  1927. */
  1928. wrlvl_wlr = 0x6;
  1929. /*
  1930. * Write leveling start time
  1931. * The value use for the DQS_ADJUST for the first sample
  1932. * when write leveling is enabled. It probably needs to be
  1933. * overriden per platform.
  1934. */
  1935. wrlvl_start = 0x8;
  1936. /*
  1937. * Override the write leveling sample and start time
  1938. * according to specific board
  1939. */
  1940. if (popts->wrlvl_override) {
  1941. wrlvl_smpl = popts->wrlvl_sample;
  1942. wrlvl_start = popts->wrlvl_start;
  1943. }
  1944. }
  1945. ddr->ddr_wrlvl_cntl = (0
  1946. | ((wrlvl_en & 0x1) << 31)
  1947. | ((wrlvl_mrd & 0x7) << 24)
  1948. | ((wrlvl_odten & 0x7) << 20)
  1949. | ((wrlvl_dqsen & 0x7) << 16)
  1950. | ((wrlvl_smpl & 0xf) << 12)
  1951. | ((wrlvl_wlr & 0x7) << 8)
  1952. | ((wrlvl_start & 0x1F) << 0)
  1953. );
  1954. debug("FSLDDR: wrlvl_cntl = 0x%08x\n", ddr->ddr_wrlvl_cntl);
  1955. ddr->ddr_wrlvl_cntl_2 = popts->wrlvl_ctl_2;
  1956. debug("FSLDDR: wrlvl_cntl_2 = 0x%08x\n", ddr->ddr_wrlvl_cntl_2);
  1957. ddr->ddr_wrlvl_cntl_3 = popts->wrlvl_ctl_3;
  1958. debug("FSLDDR: wrlvl_cntl_3 = 0x%08x\n", ddr->ddr_wrlvl_cntl_3);
  1959. }
  1960. /* DDR Self Refresh Counter (DDR_SR_CNTR) */
  1961. static void set_ddr_sr_cntr(fsl_ddr_cfg_regs_t *ddr, unsigned int sr_it)
  1962. {
  1963. /* Self Refresh Idle Threshold */
  1964. ddr->ddr_sr_cntr = (sr_it & 0xF) << 16;
  1965. }
  1966. static void set_ddr_eor(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  1967. {
  1968. if (popts->addr_hash) {
  1969. ddr->ddr_eor = 0x40000000; /* address hash enable */
  1970. puts("Address hashing enabled.\n");
  1971. }
  1972. }
  1973. static void set_ddr_cdr1(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  1974. {
  1975. ddr->ddr_cdr1 = popts->ddr_cdr1;
  1976. debug("FSLDDR: ddr_cdr1 = 0x%08x\n", ddr->ddr_cdr1);
  1977. }
  1978. static void set_ddr_cdr2(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  1979. {
  1980. ddr->ddr_cdr2 = popts->ddr_cdr2;
  1981. debug("FSLDDR: ddr_cdr2 = 0x%08x\n", ddr->ddr_cdr2);
  1982. }
  1983. unsigned int
  1984. check_fsl_memctl_config_regs(const fsl_ddr_cfg_regs_t *ddr)
  1985. {
  1986. unsigned int res = 0;
  1987. /*
  1988. * Check that DDR_SDRAM_CFG[RD_EN] and DDR_SDRAM_CFG[2T_EN] are
  1989. * not set at the same time.
  1990. */
  1991. if (ddr->ddr_sdram_cfg & 0x10000000
  1992. && ddr->ddr_sdram_cfg & 0x00008000) {
  1993. printf("Error: DDR_SDRAM_CFG[RD_EN] and DDR_SDRAM_CFG[2T_EN] "
  1994. " should not be set at the same time.\n");
  1995. res++;
  1996. }
  1997. return res;
  1998. }
  1999. unsigned int
  2000. compute_fsl_memctl_config_regs(const unsigned int ctrl_num,
  2001. const memctl_options_t *popts,
  2002. fsl_ddr_cfg_regs_t *ddr,
  2003. const common_timing_params_t *common_dimm,
  2004. const dimm_params_t *dimm_params,
  2005. unsigned int dbw_cap_adj,
  2006. unsigned int size_only)
  2007. {
  2008. unsigned int i;
  2009. unsigned int cas_latency;
  2010. unsigned int additive_latency;
  2011. unsigned int sr_it;
  2012. unsigned int zq_en;
  2013. unsigned int wrlvl_en;
  2014. unsigned int ip_rev = 0;
  2015. unsigned int unq_mrs_en = 0;
  2016. int cs_en = 1;
  2017. memset(ddr, 0, sizeof(fsl_ddr_cfg_regs_t));
  2018. if (common_dimm == NULL) {
  2019. printf("Error: subset DIMM params struct null pointer\n");
  2020. return 1;
  2021. }
  2022. /*
  2023. * Process overrides first.
  2024. *
  2025. * FIXME: somehow add dereated caslat to this
  2026. */
  2027. cas_latency = (popts->cas_latency_override)
  2028. ? popts->cas_latency_override_value
  2029. : common_dimm->lowest_common_spd_caslat;
  2030. additive_latency = (popts->additive_latency_override)
  2031. ? popts->additive_latency_override_value
  2032. : common_dimm->additive_latency;
  2033. sr_it = (popts->auto_self_refresh_en)
  2034. ? popts->sr_it
  2035. : 0;
  2036. /* ZQ calibration */
  2037. zq_en = (popts->zq_en) ? 1 : 0;
  2038. /* write leveling */
  2039. wrlvl_en = (popts->wrlvl_en) ? 1 : 0;
  2040. /* Chip Select Memory Bounds (CSn_BNDS) */
  2041. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  2042. unsigned long long ea, sa;
  2043. unsigned int cs_per_dimm
  2044. = CONFIG_CHIP_SELECTS_PER_CTRL / CONFIG_DIMM_SLOTS_PER_CTLR;
  2045. unsigned int dimm_number
  2046. = i / cs_per_dimm;
  2047. unsigned long long rank_density
  2048. = dimm_params[dimm_number].rank_density >> dbw_cap_adj;
  2049. if (dimm_params[dimm_number].n_ranks == 0) {
  2050. debug("Skipping setup of CS%u "
  2051. "because n_ranks on DIMM %u is 0\n", i, dimm_number);
  2052. continue;
  2053. }
  2054. if (popts->memctl_interleaving) {
  2055. switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) {
  2056. case FSL_DDR_CS0_CS1_CS2_CS3:
  2057. break;
  2058. case FSL_DDR_CS0_CS1:
  2059. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  2060. if (i > 1)
  2061. cs_en = 0;
  2062. break;
  2063. case FSL_DDR_CS2_CS3:
  2064. default:
  2065. if (i > 0)
  2066. cs_en = 0;
  2067. break;
  2068. }
  2069. sa = common_dimm->base_address;
  2070. ea = sa + common_dimm->total_mem - 1;
  2071. } else if (!popts->memctl_interleaving) {
  2072. /*
  2073. * If memory interleaving between controllers is NOT
  2074. * enabled, the starting address for each memory
  2075. * controller is distinct. However, because rank
  2076. * interleaving is enabled, the starting and ending
  2077. * addresses of the total memory on that memory
  2078. * controller needs to be programmed into its
  2079. * respective CS0_BNDS.
  2080. */
  2081. switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) {
  2082. case FSL_DDR_CS0_CS1_CS2_CS3:
  2083. sa = common_dimm->base_address;
  2084. ea = sa + common_dimm->total_mem - 1;
  2085. break;
  2086. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  2087. if ((i >= 2) && (dimm_number == 0)) {
  2088. sa = dimm_params[dimm_number].base_address +
  2089. 2 * rank_density;
  2090. ea = sa + 2 * rank_density - 1;
  2091. } else {
  2092. sa = dimm_params[dimm_number].base_address;
  2093. ea = sa + 2 * rank_density - 1;
  2094. }
  2095. break;
  2096. case FSL_DDR_CS0_CS1:
  2097. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  2098. sa = dimm_params[dimm_number].base_address;
  2099. ea = sa + rank_density - 1;
  2100. if (i != 1)
  2101. sa += (i % cs_per_dimm) * rank_density;
  2102. ea += (i % cs_per_dimm) * rank_density;
  2103. } else {
  2104. sa = 0;
  2105. ea = 0;
  2106. }
  2107. if (i == 0)
  2108. ea += rank_density;
  2109. break;
  2110. case FSL_DDR_CS2_CS3:
  2111. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  2112. sa = dimm_params[dimm_number].base_address;
  2113. ea = sa + rank_density - 1;
  2114. if (i != 3)
  2115. sa += (i % cs_per_dimm) * rank_density;
  2116. ea += (i % cs_per_dimm) * rank_density;
  2117. } else {
  2118. sa = 0;
  2119. ea = 0;
  2120. }
  2121. if (i == 2)
  2122. ea += (rank_density >> dbw_cap_adj);
  2123. break;
  2124. default: /* No bank(chip-select) interleaving */
  2125. sa = dimm_params[dimm_number].base_address;
  2126. ea = sa + rank_density - 1;
  2127. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  2128. sa += (i % cs_per_dimm) * rank_density;
  2129. ea += (i % cs_per_dimm) * rank_density;
  2130. } else {
  2131. sa = 0;
  2132. ea = 0;
  2133. }
  2134. break;
  2135. }
  2136. }
  2137. sa >>= 24;
  2138. ea >>= 24;
  2139. if (cs_en) {
  2140. ddr->cs[i].bnds = (0
  2141. | ((sa & 0xffff) << 16) /* starting address */
  2142. | ((ea & 0xffff) << 0) /* ending address */
  2143. );
  2144. } else {
  2145. /* setting bnds to 0xffffffff for inactive CS */
  2146. ddr->cs[i].bnds = 0xffffffff;
  2147. }
  2148. debug("FSLDDR: cs[%d]_bnds = 0x%08x\n", i, ddr->cs[i].bnds);
  2149. set_csn_config(dimm_number, i, ddr, popts, dimm_params);
  2150. set_csn_config_2(i, ddr);
  2151. }
  2152. /*
  2153. * In the case we only need to compute the ddr sdram size, we only need
  2154. * to set csn registers, so return from here.
  2155. */
  2156. if (size_only)
  2157. return 0;
  2158. set_ddr_eor(ddr, popts);
  2159. #if !defined(CONFIG_SYS_FSL_DDR1)
  2160. set_timing_cfg_0(ctrl_num, ddr, popts, dimm_params);
  2161. #endif
  2162. set_timing_cfg_3(ctrl_num, ddr, popts, common_dimm, cas_latency,
  2163. additive_latency);
  2164. set_timing_cfg_1(ctrl_num, ddr, popts, common_dimm, cas_latency);
  2165. set_timing_cfg_2(ctrl_num, ddr, popts, common_dimm,
  2166. cas_latency, additive_latency);
  2167. set_ddr_cdr1(ddr, popts);
  2168. set_ddr_cdr2(ddr, popts);
  2169. set_ddr_sdram_cfg(ddr, popts, common_dimm);
  2170. ip_rev = fsl_ddr_get_version(ctrl_num);
  2171. if (ip_rev > 0x40400)
  2172. unq_mrs_en = 1;
  2173. if ((ip_rev > 0x40700) && (popts->cswl_override != 0))
  2174. ddr->debug[18] = popts->cswl_override;
  2175. set_ddr_sdram_cfg_2(ctrl_num, ddr, popts, unq_mrs_en);
  2176. set_ddr_sdram_mode(ctrl_num, ddr, popts, common_dimm,
  2177. cas_latency, additive_latency, unq_mrs_en);
  2178. set_ddr_sdram_mode_2(ctrl_num, ddr, popts, common_dimm, unq_mrs_en);
  2179. #ifdef CONFIG_SYS_FSL_DDR4
  2180. set_ddr_sdram_mode_9(ddr, popts, common_dimm, unq_mrs_en);
  2181. set_ddr_sdram_mode_10(ctrl_num, ddr, popts, common_dimm, unq_mrs_en);
  2182. #endif
  2183. set_ddr_sdram_interval(ctrl_num, ddr, popts, common_dimm);
  2184. set_ddr_data_init(ddr);
  2185. set_ddr_sdram_clk_cntl(ddr, popts);
  2186. set_ddr_init_addr(ddr);
  2187. set_ddr_init_ext_addr(ddr);
  2188. set_timing_cfg_4(ddr, popts);
  2189. set_timing_cfg_5(ddr, cas_latency);
  2190. #ifdef CONFIG_SYS_FSL_DDR4
  2191. set_ddr_sdram_cfg_3(ddr, popts);
  2192. set_timing_cfg_6(ddr);
  2193. set_timing_cfg_7(ctrl_num, ddr, common_dimm);
  2194. set_timing_cfg_8(ctrl_num, ddr, popts, common_dimm, cas_latency);
  2195. set_timing_cfg_9(ddr);
  2196. set_ddr_dq_mapping(ddr, dimm_params);
  2197. #endif
  2198. set_ddr_zq_cntl(ddr, zq_en);
  2199. set_ddr_wrlvl_cntl(ddr, wrlvl_en, popts);
  2200. set_ddr_sr_cntr(ddr, sr_it);
  2201. set_ddr_sdram_rcw(ddr, popts, common_dimm);
  2202. #ifdef CONFIG_SYS_FSL_DDR_EMU
  2203. /* disble DDR training for emulator */
  2204. ddr->debug[2] = 0x00000400;
  2205. ddr->debug[4] = 0xff800800;
  2206. ddr->debug[5] = 0x08000800;
  2207. ddr->debug[6] = 0x08000800;
  2208. ddr->debug[7] = 0x08000800;
  2209. ddr->debug[8] = 0x08000800;
  2210. #endif
  2211. #ifdef CONFIG_SYS_FSL_ERRATUM_A004508
  2212. if ((ip_rev >= 0x40000) && (ip_rev < 0x40400))
  2213. ddr->debug[2] |= 0x00000200; /* set bit 22 */
  2214. #endif
  2215. return check_fsl_memctl_config_regs(ddr);
  2216. }