ddr.c 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164
  1. /*
  2. * Copyright 2010 Extreme Engineering Solutions, Inc.
  3. * Copyright 2007-2008 Freescale Semiconductor, Inc.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <i2c.h>
  25. #include <asm/fsl_ddr_sdram.h>
  26. #include <asm/fsl_ddr_dimm_params.h>
  27. static void get_spd(ddr3_spd_eeprom_t *spd, unsigned char i2c_address)
  28. {
  29. i2c_read(i2c_address, SPD_EEPROM_OFFSET, 2, (uchar *)spd,
  30. sizeof(ddr3_spd_eeprom_t));
  31. }
  32. void fsl_ddr_get_spd(ddr3_spd_eeprom_t *ctrl_dimms_spd,
  33. unsigned int ctrl_num)
  34. {
  35. unsigned int i;
  36. unsigned int i2c_address = 0;
  37. for (i = 0; i < CONFIG_DIMM_SLOTS_PER_CTLR; i++) {
  38. if (ctrl_num == 0 && i == 0)
  39. i2c_address = SPD_EEPROM_ADDRESS1;
  40. get_spd(&(ctrl_dimms_spd[i]), i2c_address);
  41. }
  42. }
  43. unsigned int fsl_ddr_get_mem_data_rate(void)
  44. {
  45. return get_ddr_freq(0);
  46. }
  47. /*
  48. * There are traditionally three board-specific SDRAM timing parameters
  49. * which must be calculated based on the particular PCB artwork. These are:
  50. * 1.) CPO (Read Capture Delay)
  51. * - TIMING_CFG_2 register
  52. * Source: Calculation based on board trace lengths and
  53. * chip-specific internal delays.
  54. * 2.) CLK_ADJUST (Clock and Addr/Cmd alignment control)
  55. * - DDR_SDRAM_CLK_CNTL register
  56. * Source: Signal Integrity Simulations
  57. * 3.) 2T Timing on Addr/Ctl
  58. * - TIMING_CFG_2 register
  59. * Source: Signal Integrity Simulations
  60. * Usually only needed with heavy load/very high speed (>DDR2-800)
  61. *
  62. * ====== XPedite550x DDR3-800 read delay calculations ======
  63. *
  64. * The P2020 processor provides an autoleveling option. Setting CPO to
  65. * 0x1f enables this auto configuration.
  66. */
  67. typedef struct {
  68. unsigned short datarate_mhz_low;
  69. unsigned short datarate_mhz_high;
  70. unsigned char clk_adjust;
  71. unsigned char cpo;
  72. } board_specific_parameters_t;
  73. const board_specific_parameters_t board_specific_parameters[][20] = {
  74. {
  75. /* Controller 0 */
  76. {
  77. /* DDR3-600/667 */
  78. .datarate_mhz_low = 500,
  79. .datarate_mhz_high = 750,
  80. .clk_adjust = 5,
  81. .cpo = 31,
  82. },
  83. {
  84. /* DDR3-800 */
  85. .datarate_mhz_low = 750,
  86. .datarate_mhz_high = 850,
  87. .clk_adjust = 5,
  88. .cpo = 31,
  89. },
  90. },
  91. };
  92. void fsl_ddr_board_options(memctl_options_t *popts,
  93. dimm_params_t *pdimm,
  94. unsigned int ctrl_num)
  95. {
  96. const board_specific_parameters_t *pbsp =
  97. &(board_specific_parameters[ctrl_num][0]);
  98. u32 num_params = sizeof(board_specific_parameters[ctrl_num]) /
  99. sizeof(board_specific_parameters[0][0]);
  100. u32 i;
  101. ulong ddr_freq;
  102. /*
  103. * Set odt_rd_cfg and odt_wr_cfg. If the there is only one dimm in
  104. * that controller, set odt_wr_cfg to 4 for CS0, and 0 to CS1. If
  105. * there are two dimms in the controller, set odt_rd_cfg to 3 and
  106. * odt_wr_cfg to 3 for the even CS, 0 for the odd CS.
  107. */
  108. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  109. if (i&1) { /* odd CS */
  110. popts->cs_local_opts[i].odt_rd_cfg = 0;
  111. popts->cs_local_opts[i].odt_wr_cfg = 0;
  112. } else { /* even CS */
  113. if (CONFIG_DIMM_SLOTS_PER_CTLR == 1) {
  114. popts->cs_local_opts[i].odt_rd_cfg = 0;
  115. popts->cs_local_opts[i].odt_wr_cfg = 4;
  116. } else if (CONFIG_DIMM_SLOTS_PER_CTLR == 2) {
  117. popts->cs_local_opts[i].odt_rd_cfg = 3;
  118. popts->cs_local_opts[i].odt_wr_cfg = 3;
  119. }
  120. }
  121. }
  122. /*
  123. * Get clk_adjust, cpo, write_data_delay,2T, according to the board ddr
  124. * freqency and n_banks specified in board_specific_parameters table.
  125. */
  126. ddr_freq = get_ddr_freq(0) / 1000000;
  127. for (i = 0; i < num_params; i++) {
  128. if (ddr_freq >= pbsp->datarate_mhz_low &&
  129. ddr_freq <= pbsp->datarate_mhz_high) {
  130. popts->clk_adjust = pbsp->clk_adjust;
  131. popts->cpo_override = pbsp->cpo;
  132. popts->twoT_en = 0;
  133. }
  134. pbsp++;
  135. }
  136. /*
  137. * Factors to consider for half-strength driver enable:
  138. * - number of DIMMs installed
  139. */
  140. popts->half_strength_driver_enable = 0;
  141. /*
  142. * Enable on-die termination.
  143. * From the Micron Technical Node TN-41-04, RTT_Nom should typically
  144. * be 30 to 40 ohms, while RTT_WR should be 120 ohms. Setting RTT_WR
  145. * is handled in the Freescale DDR3 driver. Set RTT_Nom here.
  146. */
  147. popts->rtt_override = 1;
  148. popts->rtt_override_value = 3;
  149. }