mmc.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891
  1. /*
  2. * Copyright 2008, Freescale Semiconductor, Inc
  3. * Andy Fleming
  4. *
  5. * Based vaguely on the Linux code
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #include <config.h>
  10. #include <common.h>
  11. #include <command.h>
  12. #include <dm.h>
  13. #include <dm/device-internal.h>
  14. #include <errno.h>
  15. #include <mmc.h>
  16. #include <part.h>
  17. #include <power/regulator.h>
  18. #include <malloc.h>
  19. #include <memalign.h>
  20. #include <linux/list.h>
  21. #include <div64.h>
  22. #include "mmc_private.h"
  23. static const unsigned int sd_au_size[] = {
  24. 0, SZ_16K / 512, SZ_32K / 512,
  25. SZ_64K / 512, SZ_128K / 512, SZ_256K / 512,
  26. SZ_512K / 512, SZ_1M / 512, SZ_2M / 512,
  27. SZ_4M / 512, SZ_8M / 512, (SZ_8M + SZ_4M) / 512,
  28. SZ_16M / 512, (SZ_16M + SZ_8M) / 512, SZ_32M / 512, SZ_64M / 512,
  29. };
  30. #if CONFIG_IS_ENABLED(MMC_TINY)
  31. static struct mmc mmc_static;
  32. struct mmc *find_mmc_device(int dev_num)
  33. {
  34. return &mmc_static;
  35. }
  36. void mmc_do_preinit(void)
  37. {
  38. struct mmc *m = &mmc_static;
  39. #ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
  40. mmc_set_preinit(m, 1);
  41. #endif
  42. if (m->preinit)
  43. mmc_start_init(m);
  44. }
  45. struct blk_desc *mmc_get_blk_desc(struct mmc *mmc)
  46. {
  47. return &mmc->block_dev;
  48. }
  49. #endif
  50. #if !CONFIG_IS_ENABLED(DM_MMC)
  51. __weak int board_mmc_getwp(struct mmc *mmc)
  52. {
  53. return -1;
  54. }
  55. int mmc_getwp(struct mmc *mmc)
  56. {
  57. int wp;
  58. wp = board_mmc_getwp(mmc);
  59. if (wp < 0) {
  60. if (mmc->cfg->ops->getwp)
  61. wp = mmc->cfg->ops->getwp(mmc);
  62. else
  63. wp = 0;
  64. }
  65. return wp;
  66. }
  67. __weak int board_mmc_getcd(struct mmc *mmc)
  68. {
  69. return -1;
  70. }
  71. #endif
  72. #ifdef CONFIG_MMC_TRACE
  73. void mmmc_trace_before_send(struct mmc *mmc, struct mmc_cmd *cmd)
  74. {
  75. printf("CMD_SEND:%d\n", cmd->cmdidx);
  76. printf("\t\tARG\t\t\t 0x%08X\n", cmd->cmdarg);
  77. }
  78. void mmmc_trace_after_send(struct mmc *mmc, struct mmc_cmd *cmd, int ret)
  79. {
  80. int i;
  81. u8 *ptr;
  82. if (ret) {
  83. printf("\t\tRET\t\t\t %d\n", ret);
  84. } else {
  85. switch (cmd->resp_type) {
  86. case MMC_RSP_NONE:
  87. printf("\t\tMMC_RSP_NONE\n");
  88. break;
  89. case MMC_RSP_R1:
  90. printf("\t\tMMC_RSP_R1,5,6,7 \t 0x%08X \n",
  91. cmd->response[0]);
  92. break;
  93. case MMC_RSP_R1b:
  94. printf("\t\tMMC_RSP_R1b\t\t 0x%08X \n",
  95. cmd->response[0]);
  96. break;
  97. case MMC_RSP_R2:
  98. printf("\t\tMMC_RSP_R2\t\t 0x%08X \n",
  99. cmd->response[0]);
  100. printf("\t\t \t\t 0x%08X \n",
  101. cmd->response[1]);
  102. printf("\t\t \t\t 0x%08X \n",
  103. cmd->response[2]);
  104. printf("\t\t \t\t 0x%08X \n",
  105. cmd->response[3]);
  106. printf("\n");
  107. printf("\t\t\t\t\tDUMPING DATA\n");
  108. for (i = 0; i < 4; i++) {
  109. int j;
  110. printf("\t\t\t\t\t%03d - ", i*4);
  111. ptr = (u8 *)&cmd->response[i];
  112. ptr += 3;
  113. for (j = 0; j < 4; j++)
  114. printf("%02X ", *ptr--);
  115. printf("\n");
  116. }
  117. break;
  118. case MMC_RSP_R3:
  119. printf("\t\tMMC_RSP_R3,4\t\t 0x%08X \n",
  120. cmd->response[0]);
  121. break;
  122. default:
  123. printf("\t\tERROR MMC rsp not supported\n");
  124. break;
  125. }
  126. }
  127. }
  128. void mmc_trace_state(struct mmc *mmc, struct mmc_cmd *cmd)
  129. {
  130. int status;
  131. status = (cmd->response[0] & MMC_STATUS_CURR_STATE) >> 9;
  132. printf("CURR STATE:%d\n", status);
  133. }
  134. #endif
  135. #if !CONFIG_IS_ENABLED(DM_MMC)
  136. int mmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data)
  137. {
  138. int ret;
  139. mmmc_trace_before_send(mmc, cmd);
  140. ret = mmc->cfg->ops->send_cmd(mmc, cmd, data);
  141. mmmc_trace_after_send(mmc, cmd, ret);
  142. return ret;
  143. }
  144. #endif
  145. int mmc_send_status(struct mmc *mmc, int timeout)
  146. {
  147. struct mmc_cmd cmd;
  148. int err, retries = 5;
  149. cmd.cmdidx = MMC_CMD_SEND_STATUS;
  150. cmd.resp_type = MMC_RSP_R1;
  151. if (!mmc_host_is_spi(mmc))
  152. cmd.cmdarg = mmc->rca << 16;
  153. while (1) {
  154. err = mmc_send_cmd(mmc, &cmd, NULL);
  155. if (!err) {
  156. if ((cmd.response[0] & MMC_STATUS_RDY_FOR_DATA) &&
  157. (cmd.response[0] & MMC_STATUS_CURR_STATE) !=
  158. MMC_STATE_PRG)
  159. break;
  160. else if (cmd.response[0] & MMC_STATUS_MASK) {
  161. #if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
  162. printf("Status Error: 0x%08X\n",
  163. cmd.response[0]);
  164. #endif
  165. return -ECOMM;
  166. }
  167. } else if (--retries < 0)
  168. return err;
  169. if (timeout-- <= 0)
  170. break;
  171. udelay(1000);
  172. }
  173. mmc_trace_state(mmc, &cmd);
  174. if (timeout <= 0) {
  175. #if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
  176. printf("Timeout waiting card ready\n");
  177. #endif
  178. return -ETIMEDOUT;
  179. }
  180. return 0;
  181. }
  182. int mmc_set_blocklen(struct mmc *mmc, int len)
  183. {
  184. struct mmc_cmd cmd;
  185. if (mmc->ddr_mode)
  186. return 0;
  187. cmd.cmdidx = MMC_CMD_SET_BLOCKLEN;
  188. cmd.resp_type = MMC_RSP_R1;
  189. cmd.cmdarg = len;
  190. return mmc_send_cmd(mmc, &cmd, NULL);
  191. }
  192. static int mmc_read_blocks(struct mmc *mmc, void *dst, lbaint_t start,
  193. lbaint_t blkcnt)
  194. {
  195. struct mmc_cmd cmd;
  196. struct mmc_data data;
  197. if (blkcnt > 1)
  198. cmd.cmdidx = MMC_CMD_READ_MULTIPLE_BLOCK;
  199. else
  200. cmd.cmdidx = MMC_CMD_READ_SINGLE_BLOCK;
  201. if (mmc->high_capacity)
  202. cmd.cmdarg = start;
  203. else
  204. cmd.cmdarg = start * mmc->read_bl_len;
  205. cmd.resp_type = MMC_RSP_R1;
  206. data.dest = dst;
  207. data.blocks = blkcnt;
  208. data.blocksize = mmc->read_bl_len;
  209. data.flags = MMC_DATA_READ;
  210. if (mmc_send_cmd(mmc, &cmd, &data))
  211. return 0;
  212. if (blkcnt > 1) {
  213. cmd.cmdidx = MMC_CMD_STOP_TRANSMISSION;
  214. cmd.cmdarg = 0;
  215. cmd.resp_type = MMC_RSP_R1b;
  216. if (mmc_send_cmd(mmc, &cmd, NULL)) {
  217. #if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
  218. printf("mmc fail to send stop cmd\n");
  219. #endif
  220. return 0;
  221. }
  222. }
  223. return blkcnt;
  224. }
  225. #if CONFIG_IS_ENABLED(BLK)
  226. ulong mmc_bread(struct udevice *dev, lbaint_t start, lbaint_t blkcnt, void *dst)
  227. #else
  228. ulong mmc_bread(struct blk_desc *block_dev, lbaint_t start, lbaint_t blkcnt,
  229. void *dst)
  230. #endif
  231. {
  232. #if CONFIG_IS_ENABLED(BLK)
  233. struct blk_desc *block_dev = dev_get_uclass_platdata(dev);
  234. #endif
  235. int dev_num = block_dev->devnum;
  236. int err;
  237. lbaint_t cur, blocks_todo = blkcnt;
  238. if (blkcnt == 0)
  239. return 0;
  240. struct mmc *mmc = find_mmc_device(dev_num);
  241. if (!mmc)
  242. return 0;
  243. if (CONFIG_IS_ENABLED(MMC_TINY))
  244. err = mmc_switch_part(mmc, block_dev->hwpart);
  245. else
  246. err = blk_dselect_hwpart(block_dev, block_dev->hwpart);
  247. if (err < 0)
  248. return 0;
  249. if ((start + blkcnt) > block_dev->lba) {
  250. #if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
  251. printf("MMC: block number 0x" LBAF " exceeds max(0x" LBAF ")\n",
  252. start + blkcnt, block_dev->lba);
  253. #endif
  254. return 0;
  255. }
  256. if (mmc_set_blocklen(mmc, mmc->read_bl_len)) {
  257. debug("%s: Failed to set blocklen\n", __func__);
  258. return 0;
  259. }
  260. do {
  261. cur = (blocks_todo > mmc->cfg->b_max) ?
  262. mmc->cfg->b_max : blocks_todo;
  263. if (mmc_read_blocks(mmc, dst, start, cur) != cur) {
  264. debug("%s: Failed to read blocks\n", __func__);
  265. return 0;
  266. }
  267. blocks_todo -= cur;
  268. start += cur;
  269. dst += cur * mmc->read_bl_len;
  270. } while (blocks_todo > 0);
  271. return blkcnt;
  272. }
  273. static int mmc_go_idle(struct mmc *mmc)
  274. {
  275. struct mmc_cmd cmd;
  276. int err;
  277. udelay(1000);
  278. cmd.cmdidx = MMC_CMD_GO_IDLE_STATE;
  279. cmd.cmdarg = 0;
  280. cmd.resp_type = MMC_RSP_NONE;
  281. err = mmc_send_cmd(mmc, &cmd, NULL);
  282. if (err)
  283. return err;
  284. udelay(2000);
  285. return 0;
  286. }
  287. static int sd_send_op_cond(struct mmc *mmc)
  288. {
  289. int timeout = 1000;
  290. int err;
  291. struct mmc_cmd cmd;
  292. while (1) {
  293. cmd.cmdidx = MMC_CMD_APP_CMD;
  294. cmd.resp_type = MMC_RSP_R1;
  295. cmd.cmdarg = 0;
  296. err = mmc_send_cmd(mmc, &cmd, NULL);
  297. if (err)
  298. return err;
  299. cmd.cmdidx = SD_CMD_APP_SEND_OP_COND;
  300. cmd.resp_type = MMC_RSP_R3;
  301. /*
  302. * Most cards do not answer if some reserved bits
  303. * in the ocr are set. However, Some controller
  304. * can set bit 7 (reserved for low voltages), but
  305. * how to manage low voltages SD card is not yet
  306. * specified.
  307. */
  308. cmd.cmdarg = mmc_host_is_spi(mmc) ? 0 :
  309. (mmc->cfg->voltages & 0xff8000);
  310. if (mmc->version == SD_VERSION_2)
  311. cmd.cmdarg |= OCR_HCS;
  312. err = mmc_send_cmd(mmc, &cmd, NULL);
  313. if (err)
  314. return err;
  315. if (cmd.response[0] & OCR_BUSY)
  316. break;
  317. if (timeout-- <= 0)
  318. return -EOPNOTSUPP;
  319. udelay(1000);
  320. }
  321. if (mmc->version != SD_VERSION_2)
  322. mmc->version = SD_VERSION_1_0;
  323. if (mmc_host_is_spi(mmc)) { /* read OCR for spi */
  324. cmd.cmdidx = MMC_CMD_SPI_READ_OCR;
  325. cmd.resp_type = MMC_RSP_R3;
  326. cmd.cmdarg = 0;
  327. err = mmc_send_cmd(mmc, &cmd, NULL);
  328. if (err)
  329. return err;
  330. }
  331. mmc->ocr = cmd.response[0];
  332. mmc->high_capacity = ((mmc->ocr & OCR_HCS) == OCR_HCS);
  333. mmc->rca = 0;
  334. return 0;
  335. }
  336. static int mmc_send_op_cond_iter(struct mmc *mmc, int use_arg)
  337. {
  338. struct mmc_cmd cmd;
  339. int err;
  340. cmd.cmdidx = MMC_CMD_SEND_OP_COND;
  341. cmd.resp_type = MMC_RSP_R3;
  342. cmd.cmdarg = 0;
  343. if (use_arg && !mmc_host_is_spi(mmc))
  344. cmd.cmdarg = OCR_HCS |
  345. (mmc->cfg->voltages &
  346. (mmc->ocr & OCR_VOLTAGE_MASK)) |
  347. (mmc->ocr & OCR_ACCESS_MODE);
  348. err = mmc_send_cmd(mmc, &cmd, NULL);
  349. if (err)
  350. return err;
  351. mmc->ocr = cmd.response[0];
  352. return 0;
  353. }
  354. static int mmc_send_op_cond(struct mmc *mmc)
  355. {
  356. int err, i;
  357. /* Some cards seem to need this */
  358. mmc_go_idle(mmc);
  359. /* Asking to the card its capabilities */
  360. for (i = 0; i < 2; i++) {
  361. err = mmc_send_op_cond_iter(mmc, i != 0);
  362. if (err)
  363. return err;
  364. /* exit if not busy (flag seems to be inverted) */
  365. if (mmc->ocr & OCR_BUSY)
  366. break;
  367. }
  368. mmc->op_cond_pending = 1;
  369. return 0;
  370. }
  371. static int mmc_complete_op_cond(struct mmc *mmc)
  372. {
  373. struct mmc_cmd cmd;
  374. int timeout = 1000;
  375. uint start;
  376. int err;
  377. mmc->op_cond_pending = 0;
  378. if (!(mmc->ocr & OCR_BUSY)) {
  379. /* Some cards seem to need this */
  380. mmc_go_idle(mmc);
  381. start = get_timer(0);
  382. while (1) {
  383. err = mmc_send_op_cond_iter(mmc, 1);
  384. if (err)
  385. return err;
  386. if (mmc->ocr & OCR_BUSY)
  387. break;
  388. if (get_timer(start) > timeout)
  389. return -EOPNOTSUPP;
  390. udelay(100);
  391. }
  392. }
  393. if (mmc_host_is_spi(mmc)) { /* read OCR for spi */
  394. cmd.cmdidx = MMC_CMD_SPI_READ_OCR;
  395. cmd.resp_type = MMC_RSP_R3;
  396. cmd.cmdarg = 0;
  397. err = mmc_send_cmd(mmc, &cmd, NULL);
  398. if (err)
  399. return err;
  400. mmc->ocr = cmd.response[0];
  401. }
  402. mmc->version = MMC_VERSION_UNKNOWN;
  403. mmc->high_capacity = ((mmc->ocr & OCR_HCS) == OCR_HCS);
  404. mmc->rca = 1;
  405. return 0;
  406. }
  407. static int mmc_send_ext_csd(struct mmc *mmc, u8 *ext_csd)
  408. {
  409. struct mmc_cmd cmd;
  410. struct mmc_data data;
  411. int err;
  412. /* Get the Card Status Register */
  413. cmd.cmdidx = MMC_CMD_SEND_EXT_CSD;
  414. cmd.resp_type = MMC_RSP_R1;
  415. cmd.cmdarg = 0;
  416. data.dest = (char *)ext_csd;
  417. data.blocks = 1;
  418. data.blocksize = MMC_MAX_BLOCK_LEN;
  419. data.flags = MMC_DATA_READ;
  420. err = mmc_send_cmd(mmc, &cmd, &data);
  421. return err;
  422. }
  423. int mmc_switch(struct mmc *mmc, u8 set, u8 index, u8 value)
  424. {
  425. struct mmc_cmd cmd;
  426. int timeout = 1000;
  427. int retries = 3;
  428. int ret;
  429. cmd.cmdidx = MMC_CMD_SWITCH;
  430. cmd.resp_type = MMC_RSP_R1b;
  431. cmd.cmdarg = (MMC_SWITCH_MODE_WRITE_BYTE << 24) |
  432. (index << 16) |
  433. (value << 8);
  434. while (retries > 0) {
  435. ret = mmc_send_cmd(mmc, &cmd, NULL);
  436. /* Waiting for the ready status */
  437. if (!ret) {
  438. ret = mmc_send_status(mmc, timeout);
  439. return ret;
  440. }
  441. retries--;
  442. }
  443. return ret;
  444. }
  445. static int mmc_change_freq(struct mmc *mmc)
  446. {
  447. ALLOC_CACHE_ALIGN_BUFFER(u8, ext_csd, MMC_MAX_BLOCK_LEN);
  448. char cardtype;
  449. int err;
  450. mmc->card_caps = 0;
  451. if (mmc_host_is_spi(mmc))
  452. return 0;
  453. /* Only version 4 supports high-speed */
  454. if (mmc->version < MMC_VERSION_4)
  455. return 0;
  456. mmc->card_caps |= MMC_MODE_4BIT | MMC_MODE_8BIT;
  457. err = mmc_send_ext_csd(mmc, ext_csd);
  458. if (err)
  459. return err;
  460. cardtype = ext_csd[EXT_CSD_CARD_TYPE] & 0xf;
  461. err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL, EXT_CSD_HS_TIMING, 1);
  462. if (err)
  463. return err;
  464. /* Now check to see that it worked */
  465. err = mmc_send_ext_csd(mmc, ext_csd);
  466. if (err)
  467. return err;
  468. /* No high-speed support */
  469. if (!ext_csd[EXT_CSD_HS_TIMING])
  470. return 0;
  471. /* High Speed is set, there are two types: 52MHz and 26MHz */
  472. if (cardtype & EXT_CSD_CARD_TYPE_52) {
  473. if (cardtype & EXT_CSD_CARD_TYPE_DDR_1_8V)
  474. mmc->card_caps |= MMC_MODE_DDR_52MHz;
  475. mmc->card_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
  476. } else {
  477. mmc->card_caps |= MMC_MODE_HS;
  478. }
  479. return 0;
  480. }
  481. static int mmc_set_capacity(struct mmc *mmc, int part_num)
  482. {
  483. switch (part_num) {
  484. case 0:
  485. mmc->capacity = mmc->capacity_user;
  486. break;
  487. case 1:
  488. case 2:
  489. mmc->capacity = mmc->capacity_boot;
  490. break;
  491. case 3:
  492. mmc->capacity = mmc->capacity_rpmb;
  493. break;
  494. case 4:
  495. case 5:
  496. case 6:
  497. case 7:
  498. mmc->capacity = mmc->capacity_gp[part_num - 4];
  499. break;
  500. default:
  501. return -1;
  502. }
  503. mmc_get_blk_desc(mmc)->lba = lldiv(mmc->capacity, mmc->read_bl_len);
  504. return 0;
  505. }
  506. int mmc_switch_part(struct mmc *mmc, unsigned int part_num)
  507. {
  508. int ret;
  509. ret = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL, EXT_CSD_PART_CONF,
  510. (mmc->part_config & ~PART_ACCESS_MASK)
  511. | (part_num & PART_ACCESS_MASK));
  512. /*
  513. * Set the capacity if the switch succeeded or was intended
  514. * to return to representing the raw device.
  515. */
  516. if ((ret == 0) || ((ret == -ENODEV) && (part_num == 0))) {
  517. ret = mmc_set_capacity(mmc, part_num);
  518. mmc_get_blk_desc(mmc)->hwpart = part_num;
  519. }
  520. return ret;
  521. }
  522. int mmc_hwpart_config(struct mmc *mmc,
  523. const struct mmc_hwpart_conf *conf,
  524. enum mmc_hwpart_conf_mode mode)
  525. {
  526. u8 part_attrs = 0;
  527. u32 enh_size_mult;
  528. u32 enh_start_addr;
  529. u32 gp_size_mult[4];
  530. u32 max_enh_size_mult;
  531. u32 tot_enh_size_mult = 0;
  532. u8 wr_rel_set;
  533. int i, pidx, err;
  534. ALLOC_CACHE_ALIGN_BUFFER(u8, ext_csd, MMC_MAX_BLOCK_LEN);
  535. if (mode < MMC_HWPART_CONF_CHECK || mode > MMC_HWPART_CONF_COMPLETE)
  536. return -EINVAL;
  537. if (IS_SD(mmc) || (mmc->version < MMC_VERSION_4_41)) {
  538. printf("eMMC >= 4.4 required for enhanced user data area\n");
  539. return -EMEDIUMTYPE;
  540. }
  541. if (!(mmc->part_support & PART_SUPPORT)) {
  542. printf("Card does not support partitioning\n");
  543. return -EMEDIUMTYPE;
  544. }
  545. if (!mmc->hc_wp_grp_size) {
  546. printf("Card does not define HC WP group size\n");
  547. return -EMEDIUMTYPE;
  548. }
  549. /* check partition alignment and total enhanced size */
  550. if (conf->user.enh_size) {
  551. if (conf->user.enh_size % mmc->hc_wp_grp_size ||
  552. conf->user.enh_start % mmc->hc_wp_grp_size) {
  553. printf("User data enhanced area not HC WP group "
  554. "size aligned\n");
  555. return -EINVAL;
  556. }
  557. part_attrs |= EXT_CSD_ENH_USR;
  558. enh_size_mult = conf->user.enh_size / mmc->hc_wp_grp_size;
  559. if (mmc->high_capacity) {
  560. enh_start_addr = conf->user.enh_start;
  561. } else {
  562. enh_start_addr = (conf->user.enh_start << 9);
  563. }
  564. } else {
  565. enh_size_mult = 0;
  566. enh_start_addr = 0;
  567. }
  568. tot_enh_size_mult += enh_size_mult;
  569. for (pidx = 0; pidx < 4; pidx++) {
  570. if (conf->gp_part[pidx].size % mmc->hc_wp_grp_size) {
  571. printf("GP%i partition not HC WP group size "
  572. "aligned\n", pidx+1);
  573. return -EINVAL;
  574. }
  575. gp_size_mult[pidx] = conf->gp_part[pidx].size / mmc->hc_wp_grp_size;
  576. if (conf->gp_part[pidx].size && conf->gp_part[pidx].enhanced) {
  577. part_attrs |= EXT_CSD_ENH_GP(pidx);
  578. tot_enh_size_mult += gp_size_mult[pidx];
  579. }
  580. }
  581. if (part_attrs && ! (mmc->part_support & ENHNCD_SUPPORT)) {
  582. printf("Card does not support enhanced attribute\n");
  583. return -EMEDIUMTYPE;
  584. }
  585. err = mmc_send_ext_csd(mmc, ext_csd);
  586. if (err)
  587. return err;
  588. max_enh_size_mult =
  589. (ext_csd[EXT_CSD_MAX_ENH_SIZE_MULT+2] << 16) +
  590. (ext_csd[EXT_CSD_MAX_ENH_SIZE_MULT+1] << 8) +
  591. ext_csd[EXT_CSD_MAX_ENH_SIZE_MULT];
  592. if (tot_enh_size_mult > max_enh_size_mult) {
  593. printf("Total enhanced size exceeds maximum (%u > %u)\n",
  594. tot_enh_size_mult, max_enh_size_mult);
  595. return -EMEDIUMTYPE;
  596. }
  597. /* The default value of EXT_CSD_WR_REL_SET is device
  598. * dependent, the values can only be changed if the
  599. * EXT_CSD_HS_CTRL_REL bit is set. The values can be
  600. * changed only once and before partitioning is completed. */
  601. wr_rel_set = ext_csd[EXT_CSD_WR_REL_SET];
  602. if (conf->user.wr_rel_change) {
  603. if (conf->user.wr_rel_set)
  604. wr_rel_set |= EXT_CSD_WR_DATA_REL_USR;
  605. else
  606. wr_rel_set &= ~EXT_CSD_WR_DATA_REL_USR;
  607. }
  608. for (pidx = 0; pidx < 4; pidx++) {
  609. if (conf->gp_part[pidx].wr_rel_change) {
  610. if (conf->gp_part[pidx].wr_rel_set)
  611. wr_rel_set |= EXT_CSD_WR_DATA_REL_GP(pidx);
  612. else
  613. wr_rel_set &= ~EXT_CSD_WR_DATA_REL_GP(pidx);
  614. }
  615. }
  616. if (wr_rel_set != ext_csd[EXT_CSD_WR_REL_SET] &&
  617. !(ext_csd[EXT_CSD_WR_REL_PARAM] & EXT_CSD_HS_CTRL_REL)) {
  618. puts("Card does not support host controlled partition write "
  619. "reliability settings\n");
  620. return -EMEDIUMTYPE;
  621. }
  622. if (ext_csd[EXT_CSD_PARTITION_SETTING] &
  623. EXT_CSD_PARTITION_SETTING_COMPLETED) {
  624. printf("Card already partitioned\n");
  625. return -EPERM;
  626. }
  627. if (mode == MMC_HWPART_CONF_CHECK)
  628. return 0;
  629. /* Partitioning requires high-capacity size definitions */
  630. if (!(ext_csd[EXT_CSD_ERASE_GROUP_DEF] & 0x01)) {
  631. err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
  632. EXT_CSD_ERASE_GROUP_DEF, 1);
  633. if (err)
  634. return err;
  635. ext_csd[EXT_CSD_ERASE_GROUP_DEF] = 1;
  636. /* update erase group size to be high-capacity */
  637. mmc->erase_grp_size =
  638. ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE] * 1024;
  639. }
  640. /* all OK, write the configuration */
  641. for (i = 0; i < 4; i++) {
  642. err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
  643. EXT_CSD_ENH_START_ADDR+i,
  644. (enh_start_addr >> (i*8)) & 0xFF);
  645. if (err)
  646. return err;
  647. }
  648. for (i = 0; i < 3; i++) {
  649. err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
  650. EXT_CSD_ENH_SIZE_MULT+i,
  651. (enh_size_mult >> (i*8)) & 0xFF);
  652. if (err)
  653. return err;
  654. }
  655. for (pidx = 0; pidx < 4; pidx++) {
  656. for (i = 0; i < 3; i++) {
  657. err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
  658. EXT_CSD_GP_SIZE_MULT+pidx*3+i,
  659. (gp_size_mult[pidx] >> (i*8)) & 0xFF);
  660. if (err)
  661. return err;
  662. }
  663. }
  664. err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
  665. EXT_CSD_PARTITIONS_ATTRIBUTE, part_attrs);
  666. if (err)
  667. return err;
  668. if (mode == MMC_HWPART_CONF_SET)
  669. return 0;
  670. /* The WR_REL_SET is a write-once register but shall be
  671. * written before setting PART_SETTING_COMPLETED. As it is
  672. * write-once we can only write it when completing the
  673. * partitioning. */
  674. if (wr_rel_set != ext_csd[EXT_CSD_WR_REL_SET]) {
  675. err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
  676. EXT_CSD_WR_REL_SET, wr_rel_set);
  677. if (err)
  678. return err;
  679. }
  680. /* Setting PART_SETTING_COMPLETED confirms the partition
  681. * configuration but it only becomes effective after power
  682. * cycle, so we do not adjust the partition related settings
  683. * in the mmc struct. */
  684. err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
  685. EXT_CSD_PARTITION_SETTING,
  686. EXT_CSD_PARTITION_SETTING_COMPLETED);
  687. if (err)
  688. return err;
  689. return 0;
  690. }
  691. #if !CONFIG_IS_ENABLED(DM_MMC)
  692. int mmc_getcd(struct mmc *mmc)
  693. {
  694. int cd;
  695. cd = board_mmc_getcd(mmc);
  696. if (cd < 0) {
  697. if (mmc->cfg->ops->getcd)
  698. cd = mmc->cfg->ops->getcd(mmc);
  699. else
  700. cd = 1;
  701. }
  702. return cd;
  703. }
  704. #endif
  705. static int sd_switch(struct mmc *mmc, int mode, int group, u8 value, u8 *resp)
  706. {
  707. struct mmc_cmd cmd;
  708. struct mmc_data data;
  709. /* Switch the frequency */
  710. cmd.cmdidx = SD_CMD_SWITCH_FUNC;
  711. cmd.resp_type = MMC_RSP_R1;
  712. cmd.cmdarg = (mode << 31) | 0xffffff;
  713. cmd.cmdarg &= ~(0xf << (group * 4));
  714. cmd.cmdarg |= value << (group * 4);
  715. data.dest = (char *)resp;
  716. data.blocksize = 64;
  717. data.blocks = 1;
  718. data.flags = MMC_DATA_READ;
  719. return mmc_send_cmd(mmc, &cmd, &data);
  720. }
  721. static int sd_change_freq(struct mmc *mmc)
  722. {
  723. int err;
  724. struct mmc_cmd cmd;
  725. ALLOC_CACHE_ALIGN_BUFFER(__be32, scr, 2);
  726. ALLOC_CACHE_ALIGN_BUFFER(__be32, switch_status, 16);
  727. struct mmc_data data;
  728. int timeout;
  729. mmc->card_caps = 0;
  730. if (mmc_host_is_spi(mmc))
  731. return 0;
  732. /* Read the SCR to find out if this card supports higher speeds */
  733. cmd.cmdidx = MMC_CMD_APP_CMD;
  734. cmd.resp_type = MMC_RSP_R1;
  735. cmd.cmdarg = mmc->rca << 16;
  736. err = mmc_send_cmd(mmc, &cmd, NULL);
  737. if (err)
  738. return err;
  739. cmd.cmdidx = SD_CMD_APP_SEND_SCR;
  740. cmd.resp_type = MMC_RSP_R1;
  741. cmd.cmdarg = 0;
  742. timeout = 3;
  743. retry_scr:
  744. data.dest = (char *)scr;
  745. data.blocksize = 8;
  746. data.blocks = 1;
  747. data.flags = MMC_DATA_READ;
  748. err = mmc_send_cmd(mmc, &cmd, &data);
  749. if (err) {
  750. if (timeout--)
  751. goto retry_scr;
  752. return err;
  753. }
  754. mmc->scr[0] = __be32_to_cpu(scr[0]);
  755. mmc->scr[1] = __be32_to_cpu(scr[1]);
  756. switch ((mmc->scr[0] >> 24) & 0xf) {
  757. case 0:
  758. mmc->version = SD_VERSION_1_0;
  759. break;
  760. case 1:
  761. mmc->version = SD_VERSION_1_10;
  762. break;
  763. case 2:
  764. mmc->version = SD_VERSION_2;
  765. if ((mmc->scr[0] >> 15) & 0x1)
  766. mmc->version = SD_VERSION_3;
  767. break;
  768. default:
  769. mmc->version = SD_VERSION_1_0;
  770. break;
  771. }
  772. if (mmc->scr[0] & SD_DATA_4BIT)
  773. mmc->card_caps |= MMC_MODE_4BIT;
  774. /* Version 1.0 doesn't support switching */
  775. if (mmc->version == SD_VERSION_1_0)
  776. return 0;
  777. timeout = 4;
  778. while (timeout--) {
  779. err = sd_switch(mmc, SD_SWITCH_CHECK, 0, 1,
  780. (u8 *)switch_status);
  781. if (err)
  782. return err;
  783. /* The high-speed function is busy. Try again */
  784. if (!(__be32_to_cpu(switch_status[7]) & SD_HIGHSPEED_BUSY))
  785. break;
  786. }
  787. /* If high-speed isn't supported, we return */
  788. if (!(__be32_to_cpu(switch_status[3]) & SD_HIGHSPEED_SUPPORTED))
  789. return 0;
  790. /*
  791. * If the host doesn't support SD_HIGHSPEED, do not switch card to
  792. * HIGHSPEED mode even if the card support SD_HIGHSPPED.
  793. * This can avoid furthur problem when the card runs in different
  794. * mode between the host.
  795. */
  796. if (!((mmc->cfg->host_caps & MMC_MODE_HS_52MHz) &&
  797. (mmc->cfg->host_caps & MMC_MODE_HS)))
  798. return 0;
  799. err = sd_switch(mmc, SD_SWITCH_SWITCH, 0, 1, (u8 *)switch_status);
  800. if (err)
  801. return err;
  802. if ((__be32_to_cpu(switch_status[4]) & 0x0f000000) == 0x01000000)
  803. mmc->card_caps |= MMC_MODE_HS;
  804. return 0;
  805. }
  806. static int sd_read_ssr(struct mmc *mmc)
  807. {
  808. int err, i;
  809. struct mmc_cmd cmd;
  810. ALLOC_CACHE_ALIGN_BUFFER(uint, ssr, 16);
  811. struct mmc_data data;
  812. int timeout = 3;
  813. unsigned int au, eo, et, es;
  814. cmd.cmdidx = MMC_CMD_APP_CMD;
  815. cmd.resp_type = MMC_RSP_R1;
  816. cmd.cmdarg = mmc->rca << 16;
  817. err = mmc_send_cmd(mmc, &cmd, NULL);
  818. if (err)
  819. return err;
  820. cmd.cmdidx = SD_CMD_APP_SD_STATUS;
  821. cmd.resp_type = MMC_RSP_R1;
  822. cmd.cmdarg = 0;
  823. retry_ssr:
  824. data.dest = (char *)ssr;
  825. data.blocksize = 64;
  826. data.blocks = 1;
  827. data.flags = MMC_DATA_READ;
  828. err = mmc_send_cmd(mmc, &cmd, &data);
  829. if (err) {
  830. if (timeout--)
  831. goto retry_ssr;
  832. return err;
  833. }
  834. for (i = 0; i < 16; i++)
  835. ssr[i] = be32_to_cpu(ssr[i]);
  836. au = (ssr[2] >> 12) & 0xF;
  837. if ((au <= 9) || (mmc->version == SD_VERSION_3)) {
  838. mmc->ssr.au = sd_au_size[au];
  839. es = (ssr[3] >> 24) & 0xFF;
  840. es |= (ssr[2] & 0xFF) << 8;
  841. et = (ssr[3] >> 18) & 0x3F;
  842. if (es && et) {
  843. eo = (ssr[3] >> 16) & 0x3;
  844. mmc->ssr.erase_timeout = (et * 1000) / es;
  845. mmc->ssr.erase_offset = eo * 1000;
  846. }
  847. } else {
  848. debug("Invalid Allocation Unit Size.\n");
  849. }
  850. return 0;
  851. }
  852. /* frequency bases */
  853. /* divided by 10 to be nice to platforms without floating point */
  854. static const int fbase[] = {
  855. 10000,
  856. 100000,
  857. 1000000,
  858. 10000000,
  859. };
  860. /* Multiplier values for TRAN_SPEED. Multiplied by 10 to be nice
  861. * to platforms without floating point.
  862. */
  863. static const u8 multipliers[] = {
  864. 0, /* reserved */
  865. 10,
  866. 12,
  867. 13,
  868. 15,
  869. 20,
  870. 25,
  871. 30,
  872. 35,
  873. 40,
  874. 45,
  875. 50,
  876. 55,
  877. 60,
  878. 70,
  879. 80,
  880. };
  881. #if !CONFIG_IS_ENABLED(DM_MMC)
  882. static void mmc_set_ios(struct mmc *mmc)
  883. {
  884. if (mmc->cfg->ops->set_ios)
  885. mmc->cfg->ops->set_ios(mmc);
  886. }
  887. #endif
  888. void mmc_set_clock(struct mmc *mmc, uint clock)
  889. {
  890. if (clock > mmc->cfg->f_max)
  891. clock = mmc->cfg->f_max;
  892. if (clock < mmc->cfg->f_min)
  893. clock = mmc->cfg->f_min;
  894. mmc->clock = clock;
  895. mmc_set_ios(mmc);
  896. }
  897. static void mmc_set_bus_width(struct mmc *mmc, uint width)
  898. {
  899. mmc->bus_width = width;
  900. mmc_set_ios(mmc);
  901. }
  902. static int mmc_startup(struct mmc *mmc)
  903. {
  904. int err, i;
  905. uint mult, freq;
  906. u64 cmult, csize, capacity;
  907. struct mmc_cmd cmd;
  908. ALLOC_CACHE_ALIGN_BUFFER(u8, ext_csd, MMC_MAX_BLOCK_LEN);
  909. ALLOC_CACHE_ALIGN_BUFFER(u8, test_csd, MMC_MAX_BLOCK_LEN);
  910. bool has_parts = false;
  911. bool part_completed;
  912. struct blk_desc *bdesc;
  913. #ifdef CONFIG_MMC_SPI_CRC_ON
  914. if (mmc_host_is_spi(mmc)) { /* enable CRC check for spi */
  915. cmd.cmdidx = MMC_CMD_SPI_CRC_ON_OFF;
  916. cmd.resp_type = MMC_RSP_R1;
  917. cmd.cmdarg = 1;
  918. err = mmc_send_cmd(mmc, &cmd, NULL);
  919. if (err)
  920. return err;
  921. }
  922. #endif
  923. /* Put the Card in Identify Mode */
  924. cmd.cmdidx = mmc_host_is_spi(mmc) ? MMC_CMD_SEND_CID :
  925. MMC_CMD_ALL_SEND_CID; /* cmd not supported in spi */
  926. cmd.resp_type = MMC_RSP_R2;
  927. cmd.cmdarg = 0;
  928. err = mmc_send_cmd(mmc, &cmd, NULL);
  929. if (err)
  930. return err;
  931. memcpy(mmc->cid, cmd.response, 16);
  932. /*
  933. * For MMC cards, set the Relative Address.
  934. * For SD cards, get the Relatvie Address.
  935. * This also puts the cards into Standby State
  936. */
  937. if (!mmc_host_is_spi(mmc)) { /* cmd not supported in spi */
  938. cmd.cmdidx = SD_CMD_SEND_RELATIVE_ADDR;
  939. cmd.cmdarg = mmc->rca << 16;
  940. cmd.resp_type = MMC_RSP_R6;
  941. err = mmc_send_cmd(mmc, &cmd, NULL);
  942. if (err)
  943. return err;
  944. if (IS_SD(mmc))
  945. mmc->rca = (cmd.response[0] >> 16) & 0xffff;
  946. }
  947. /* Get the Card-Specific Data */
  948. cmd.cmdidx = MMC_CMD_SEND_CSD;
  949. cmd.resp_type = MMC_RSP_R2;
  950. cmd.cmdarg = mmc->rca << 16;
  951. err = mmc_send_cmd(mmc, &cmd, NULL);
  952. if (err)
  953. return err;
  954. mmc->csd[0] = cmd.response[0];
  955. mmc->csd[1] = cmd.response[1];
  956. mmc->csd[2] = cmd.response[2];
  957. mmc->csd[3] = cmd.response[3];
  958. if (mmc->version == MMC_VERSION_UNKNOWN) {
  959. int version = (cmd.response[0] >> 26) & 0xf;
  960. switch (version) {
  961. case 0:
  962. mmc->version = MMC_VERSION_1_2;
  963. break;
  964. case 1:
  965. mmc->version = MMC_VERSION_1_4;
  966. break;
  967. case 2:
  968. mmc->version = MMC_VERSION_2_2;
  969. break;
  970. case 3:
  971. mmc->version = MMC_VERSION_3;
  972. break;
  973. case 4:
  974. mmc->version = MMC_VERSION_4;
  975. break;
  976. default:
  977. mmc->version = MMC_VERSION_1_2;
  978. break;
  979. }
  980. }
  981. /* divide frequency by 10, since the mults are 10x bigger */
  982. freq = fbase[(cmd.response[0] & 0x7)];
  983. mult = multipliers[((cmd.response[0] >> 3) & 0xf)];
  984. mmc->tran_speed = freq * mult;
  985. mmc->dsr_imp = ((cmd.response[1] >> 12) & 0x1);
  986. mmc->read_bl_len = 1 << ((cmd.response[1] >> 16) & 0xf);
  987. if (IS_SD(mmc))
  988. mmc->write_bl_len = mmc->read_bl_len;
  989. else
  990. mmc->write_bl_len = 1 << ((cmd.response[3] >> 22) & 0xf);
  991. if (mmc->high_capacity) {
  992. csize = (mmc->csd[1] & 0x3f) << 16
  993. | (mmc->csd[2] & 0xffff0000) >> 16;
  994. cmult = 8;
  995. } else {
  996. csize = (mmc->csd[1] & 0x3ff) << 2
  997. | (mmc->csd[2] & 0xc0000000) >> 30;
  998. cmult = (mmc->csd[2] & 0x00038000) >> 15;
  999. }
  1000. mmc->capacity_user = (csize + 1) << (cmult + 2);
  1001. mmc->capacity_user *= mmc->read_bl_len;
  1002. mmc->capacity_boot = 0;
  1003. mmc->capacity_rpmb = 0;
  1004. for (i = 0; i < 4; i++)
  1005. mmc->capacity_gp[i] = 0;
  1006. if (mmc->read_bl_len > MMC_MAX_BLOCK_LEN)
  1007. mmc->read_bl_len = MMC_MAX_BLOCK_LEN;
  1008. if (mmc->write_bl_len > MMC_MAX_BLOCK_LEN)
  1009. mmc->write_bl_len = MMC_MAX_BLOCK_LEN;
  1010. if ((mmc->dsr_imp) && (0xffffffff != mmc->dsr)) {
  1011. cmd.cmdidx = MMC_CMD_SET_DSR;
  1012. cmd.cmdarg = (mmc->dsr & 0xffff) << 16;
  1013. cmd.resp_type = MMC_RSP_NONE;
  1014. if (mmc_send_cmd(mmc, &cmd, NULL))
  1015. printf("MMC: SET_DSR failed\n");
  1016. }
  1017. /* Select the card, and put it into Transfer Mode */
  1018. if (!mmc_host_is_spi(mmc)) { /* cmd not supported in spi */
  1019. cmd.cmdidx = MMC_CMD_SELECT_CARD;
  1020. cmd.resp_type = MMC_RSP_R1;
  1021. cmd.cmdarg = mmc->rca << 16;
  1022. err = mmc_send_cmd(mmc, &cmd, NULL);
  1023. if (err)
  1024. return err;
  1025. }
  1026. /*
  1027. * For SD, its erase group is always one sector
  1028. */
  1029. mmc->erase_grp_size = 1;
  1030. mmc->part_config = MMCPART_NOAVAILABLE;
  1031. if (!IS_SD(mmc) && (mmc->version >= MMC_VERSION_4)) {
  1032. /* check ext_csd version and capacity */
  1033. err = mmc_send_ext_csd(mmc, ext_csd);
  1034. if (err)
  1035. return err;
  1036. if (ext_csd[EXT_CSD_REV] >= 2) {
  1037. /*
  1038. * According to the JEDEC Standard, the value of
  1039. * ext_csd's capacity is valid if the value is more
  1040. * than 2GB
  1041. */
  1042. capacity = ext_csd[EXT_CSD_SEC_CNT] << 0
  1043. | ext_csd[EXT_CSD_SEC_CNT + 1] << 8
  1044. | ext_csd[EXT_CSD_SEC_CNT + 2] << 16
  1045. | ext_csd[EXT_CSD_SEC_CNT + 3] << 24;
  1046. capacity *= MMC_MAX_BLOCK_LEN;
  1047. if ((capacity >> 20) > 2 * 1024)
  1048. mmc->capacity_user = capacity;
  1049. }
  1050. switch (ext_csd[EXT_CSD_REV]) {
  1051. case 1:
  1052. mmc->version = MMC_VERSION_4_1;
  1053. break;
  1054. case 2:
  1055. mmc->version = MMC_VERSION_4_2;
  1056. break;
  1057. case 3:
  1058. mmc->version = MMC_VERSION_4_3;
  1059. break;
  1060. case 5:
  1061. mmc->version = MMC_VERSION_4_41;
  1062. break;
  1063. case 6:
  1064. mmc->version = MMC_VERSION_4_5;
  1065. break;
  1066. case 7:
  1067. mmc->version = MMC_VERSION_5_0;
  1068. break;
  1069. case 8:
  1070. mmc->version = MMC_VERSION_5_1;
  1071. break;
  1072. }
  1073. /* The partition data may be non-zero but it is only
  1074. * effective if PARTITION_SETTING_COMPLETED is set in
  1075. * EXT_CSD, so ignore any data if this bit is not set,
  1076. * except for enabling the high-capacity group size
  1077. * definition (see below). */
  1078. part_completed = !!(ext_csd[EXT_CSD_PARTITION_SETTING] &
  1079. EXT_CSD_PARTITION_SETTING_COMPLETED);
  1080. /* store the partition info of emmc */
  1081. mmc->part_support = ext_csd[EXT_CSD_PARTITIONING_SUPPORT];
  1082. if ((ext_csd[EXT_CSD_PARTITIONING_SUPPORT] & PART_SUPPORT) ||
  1083. ext_csd[EXT_CSD_BOOT_MULT])
  1084. mmc->part_config = ext_csd[EXT_CSD_PART_CONF];
  1085. if (part_completed &&
  1086. (ext_csd[EXT_CSD_PARTITIONING_SUPPORT] & ENHNCD_SUPPORT))
  1087. mmc->part_attr = ext_csd[EXT_CSD_PARTITIONS_ATTRIBUTE];
  1088. mmc->capacity_boot = ext_csd[EXT_CSD_BOOT_MULT] << 17;
  1089. mmc->capacity_rpmb = ext_csd[EXT_CSD_RPMB_MULT] << 17;
  1090. for (i = 0; i < 4; i++) {
  1091. int idx = EXT_CSD_GP_SIZE_MULT + i * 3;
  1092. uint mult = (ext_csd[idx + 2] << 16) +
  1093. (ext_csd[idx + 1] << 8) + ext_csd[idx];
  1094. if (mult)
  1095. has_parts = true;
  1096. if (!part_completed)
  1097. continue;
  1098. mmc->capacity_gp[i] = mult;
  1099. mmc->capacity_gp[i] *=
  1100. ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE];
  1101. mmc->capacity_gp[i] *= ext_csd[EXT_CSD_HC_WP_GRP_SIZE];
  1102. mmc->capacity_gp[i] <<= 19;
  1103. }
  1104. if (part_completed) {
  1105. mmc->enh_user_size =
  1106. (ext_csd[EXT_CSD_ENH_SIZE_MULT+2] << 16) +
  1107. (ext_csd[EXT_CSD_ENH_SIZE_MULT+1] << 8) +
  1108. ext_csd[EXT_CSD_ENH_SIZE_MULT];
  1109. mmc->enh_user_size *= ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE];
  1110. mmc->enh_user_size *= ext_csd[EXT_CSD_HC_WP_GRP_SIZE];
  1111. mmc->enh_user_size <<= 19;
  1112. mmc->enh_user_start =
  1113. (ext_csd[EXT_CSD_ENH_START_ADDR+3] << 24) +
  1114. (ext_csd[EXT_CSD_ENH_START_ADDR+2] << 16) +
  1115. (ext_csd[EXT_CSD_ENH_START_ADDR+1] << 8) +
  1116. ext_csd[EXT_CSD_ENH_START_ADDR];
  1117. if (mmc->high_capacity)
  1118. mmc->enh_user_start <<= 9;
  1119. }
  1120. /*
  1121. * Host needs to enable ERASE_GRP_DEF bit if device is
  1122. * partitioned. This bit will be lost every time after a reset
  1123. * or power off. This will affect erase size.
  1124. */
  1125. if (part_completed)
  1126. has_parts = true;
  1127. if ((ext_csd[EXT_CSD_PARTITIONING_SUPPORT] & PART_SUPPORT) &&
  1128. (ext_csd[EXT_CSD_PARTITIONS_ATTRIBUTE] & PART_ENH_ATTRIB))
  1129. has_parts = true;
  1130. if (has_parts) {
  1131. err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
  1132. EXT_CSD_ERASE_GROUP_DEF, 1);
  1133. if (err)
  1134. return err;
  1135. else
  1136. ext_csd[EXT_CSD_ERASE_GROUP_DEF] = 1;
  1137. }
  1138. if (ext_csd[EXT_CSD_ERASE_GROUP_DEF] & 0x01) {
  1139. /* Read out group size from ext_csd */
  1140. mmc->erase_grp_size =
  1141. ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE] * 1024;
  1142. /*
  1143. * if high capacity and partition setting completed
  1144. * SEC_COUNT is valid even if it is smaller than 2 GiB
  1145. * JEDEC Standard JESD84-B45, 6.2.4
  1146. */
  1147. if (mmc->high_capacity && part_completed) {
  1148. capacity = (ext_csd[EXT_CSD_SEC_CNT]) |
  1149. (ext_csd[EXT_CSD_SEC_CNT + 1] << 8) |
  1150. (ext_csd[EXT_CSD_SEC_CNT + 2] << 16) |
  1151. (ext_csd[EXT_CSD_SEC_CNT + 3] << 24);
  1152. capacity *= MMC_MAX_BLOCK_LEN;
  1153. mmc->capacity_user = capacity;
  1154. }
  1155. } else {
  1156. /* Calculate the group size from the csd value. */
  1157. int erase_gsz, erase_gmul;
  1158. erase_gsz = (mmc->csd[2] & 0x00007c00) >> 10;
  1159. erase_gmul = (mmc->csd[2] & 0x000003e0) >> 5;
  1160. mmc->erase_grp_size = (erase_gsz + 1)
  1161. * (erase_gmul + 1);
  1162. }
  1163. mmc->hc_wp_grp_size = 1024
  1164. * ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE]
  1165. * ext_csd[EXT_CSD_HC_WP_GRP_SIZE];
  1166. mmc->wr_rel_set = ext_csd[EXT_CSD_WR_REL_SET];
  1167. }
  1168. err = mmc_set_capacity(mmc, mmc_get_blk_desc(mmc)->hwpart);
  1169. if (err)
  1170. return err;
  1171. if (IS_SD(mmc))
  1172. err = sd_change_freq(mmc);
  1173. else
  1174. err = mmc_change_freq(mmc);
  1175. if (err)
  1176. return err;
  1177. /* Restrict card's capabilities by what the host can do */
  1178. mmc->card_caps &= mmc->cfg->host_caps;
  1179. if (IS_SD(mmc)) {
  1180. if (mmc->card_caps & MMC_MODE_4BIT) {
  1181. cmd.cmdidx = MMC_CMD_APP_CMD;
  1182. cmd.resp_type = MMC_RSP_R1;
  1183. cmd.cmdarg = mmc->rca << 16;
  1184. err = mmc_send_cmd(mmc, &cmd, NULL);
  1185. if (err)
  1186. return err;
  1187. cmd.cmdidx = SD_CMD_APP_SET_BUS_WIDTH;
  1188. cmd.resp_type = MMC_RSP_R1;
  1189. cmd.cmdarg = 2;
  1190. err = mmc_send_cmd(mmc, &cmd, NULL);
  1191. if (err)
  1192. return err;
  1193. mmc_set_bus_width(mmc, 4);
  1194. }
  1195. err = sd_read_ssr(mmc);
  1196. if (err)
  1197. return err;
  1198. if (mmc->card_caps & MMC_MODE_HS)
  1199. mmc->tran_speed = 50000000;
  1200. else
  1201. mmc->tran_speed = 25000000;
  1202. } else if (mmc->version >= MMC_VERSION_4) {
  1203. /* Only version 4 of MMC supports wider bus widths */
  1204. int idx;
  1205. /* An array of possible bus widths in order of preference */
  1206. static unsigned ext_csd_bits[] = {
  1207. EXT_CSD_DDR_BUS_WIDTH_8,
  1208. EXT_CSD_DDR_BUS_WIDTH_4,
  1209. EXT_CSD_BUS_WIDTH_8,
  1210. EXT_CSD_BUS_WIDTH_4,
  1211. EXT_CSD_BUS_WIDTH_1,
  1212. };
  1213. /* An array to map CSD bus widths to host cap bits */
  1214. static unsigned ext_to_hostcaps[] = {
  1215. [EXT_CSD_DDR_BUS_WIDTH_4] =
  1216. MMC_MODE_DDR_52MHz | MMC_MODE_4BIT,
  1217. [EXT_CSD_DDR_BUS_WIDTH_8] =
  1218. MMC_MODE_DDR_52MHz | MMC_MODE_8BIT,
  1219. [EXT_CSD_BUS_WIDTH_4] = MMC_MODE_4BIT,
  1220. [EXT_CSD_BUS_WIDTH_8] = MMC_MODE_8BIT,
  1221. };
  1222. /* An array to map chosen bus width to an integer */
  1223. static unsigned widths[] = {
  1224. 8, 4, 8, 4, 1,
  1225. };
  1226. for (idx=0; idx < ARRAY_SIZE(ext_csd_bits); idx++) {
  1227. unsigned int extw = ext_csd_bits[idx];
  1228. unsigned int caps = ext_to_hostcaps[extw];
  1229. /*
  1230. * If the bus width is still not changed,
  1231. * don't try to set the default again.
  1232. * Otherwise, recover from switch attempts
  1233. * by switching to 1-bit bus width.
  1234. */
  1235. if (extw == EXT_CSD_BUS_WIDTH_1 &&
  1236. mmc->bus_width == 1) {
  1237. err = 0;
  1238. break;
  1239. }
  1240. /*
  1241. * Check to make sure the card and controller support
  1242. * these capabilities
  1243. */
  1244. if ((mmc->card_caps & caps) != caps)
  1245. continue;
  1246. err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
  1247. EXT_CSD_BUS_WIDTH, extw);
  1248. if (err)
  1249. continue;
  1250. mmc->ddr_mode = (caps & MMC_MODE_DDR_52MHz) ? 1 : 0;
  1251. mmc_set_bus_width(mmc, widths[idx]);
  1252. err = mmc_send_ext_csd(mmc, test_csd);
  1253. if (err)
  1254. continue;
  1255. /* Only compare read only fields */
  1256. if (ext_csd[EXT_CSD_PARTITIONING_SUPPORT]
  1257. == test_csd[EXT_CSD_PARTITIONING_SUPPORT] &&
  1258. ext_csd[EXT_CSD_HC_WP_GRP_SIZE]
  1259. == test_csd[EXT_CSD_HC_WP_GRP_SIZE] &&
  1260. ext_csd[EXT_CSD_REV]
  1261. == test_csd[EXT_CSD_REV] &&
  1262. ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE]
  1263. == test_csd[EXT_CSD_HC_ERASE_GRP_SIZE] &&
  1264. memcmp(&ext_csd[EXT_CSD_SEC_CNT],
  1265. &test_csd[EXT_CSD_SEC_CNT], 4) == 0)
  1266. break;
  1267. else
  1268. err = -EBADMSG;
  1269. }
  1270. if (err)
  1271. return err;
  1272. if (mmc->card_caps & MMC_MODE_HS) {
  1273. if (mmc->card_caps & MMC_MODE_HS_52MHz)
  1274. mmc->tran_speed = 52000000;
  1275. else
  1276. mmc->tran_speed = 26000000;
  1277. }
  1278. }
  1279. mmc_set_clock(mmc, mmc->tran_speed);
  1280. /* Fix the block length for DDR mode */
  1281. if (mmc->ddr_mode) {
  1282. mmc->read_bl_len = MMC_MAX_BLOCK_LEN;
  1283. mmc->write_bl_len = MMC_MAX_BLOCK_LEN;
  1284. }
  1285. /* fill in device description */
  1286. bdesc = mmc_get_blk_desc(mmc);
  1287. bdesc->lun = 0;
  1288. bdesc->hwpart = 0;
  1289. bdesc->type = 0;
  1290. bdesc->blksz = mmc->read_bl_len;
  1291. bdesc->log2blksz = LOG2(bdesc->blksz);
  1292. bdesc->lba = lldiv(mmc->capacity, mmc->read_bl_len);
  1293. #if !defined(CONFIG_SPL_BUILD) || \
  1294. (defined(CONFIG_SPL_LIBCOMMON_SUPPORT) && \
  1295. !defined(CONFIG_USE_TINY_PRINTF))
  1296. sprintf(bdesc->vendor, "Man %06x Snr %04x%04x",
  1297. mmc->cid[0] >> 24, (mmc->cid[2] & 0xffff),
  1298. (mmc->cid[3] >> 16) & 0xffff);
  1299. sprintf(bdesc->product, "%c%c%c%c%c%c", mmc->cid[0] & 0xff,
  1300. (mmc->cid[1] >> 24), (mmc->cid[1] >> 16) & 0xff,
  1301. (mmc->cid[1] >> 8) & 0xff, mmc->cid[1] & 0xff,
  1302. (mmc->cid[2] >> 24) & 0xff);
  1303. sprintf(bdesc->revision, "%d.%d", (mmc->cid[2] >> 20) & 0xf,
  1304. (mmc->cid[2] >> 16) & 0xf);
  1305. #else
  1306. bdesc->vendor[0] = 0;
  1307. bdesc->product[0] = 0;
  1308. bdesc->revision[0] = 0;
  1309. #endif
  1310. #if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBDISK_SUPPORT)
  1311. part_init(bdesc);
  1312. #endif
  1313. return 0;
  1314. }
  1315. static int mmc_send_if_cond(struct mmc *mmc)
  1316. {
  1317. struct mmc_cmd cmd;
  1318. int err;
  1319. cmd.cmdidx = SD_CMD_SEND_IF_COND;
  1320. /* We set the bit if the host supports voltages between 2.7 and 3.6 V */
  1321. cmd.cmdarg = ((mmc->cfg->voltages & 0xff8000) != 0) << 8 | 0xaa;
  1322. cmd.resp_type = MMC_RSP_R7;
  1323. err = mmc_send_cmd(mmc, &cmd, NULL);
  1324. if (err)
  1325. return err;
  1326. if ((cmd.response[0] & 0xff) != 0xaa)
  1327. return -EOPNOTSUPP;
  1328. else
  1329. mmc->version = SD_VERSION_2;
  1330. return 0;
  1331. }
  1332. #if !CONFIG_IS_ENABLED(DM_MMC)
  1333. /* board-specific MMC power initializations. */
  1334. __weak void board_mmc_power_init(void)
  1335. {
  1336. }
  1337. #endif
  1338. static int mmc_power_init(struct mmc *mmc)
  1339. {
  1340. #if CONFIG_IS_ENABLED(DM_MMC)
  1341. #if CONFIG_IS_ENABLED(DM_REGULATOR)
  1342. int ret;
  1343. ret = device_get_supply_regulator(mmc->dev, "vmmc-supply",
  1344. &mmc->vmmc_supply);
  1345. if (ret)
  1346. debug("%s: No vmmc supply\n", mmc->dev->name);
  1347. ret = device_get_supply_regulator(mmc->dev, "vqmmc-supply",
  1348. &mmc->vqmmc_supply);
  1349. if (ret)
  1350. debug("%s: No vqmmc supply\n", mmc->dev->name);
  1351. if (mmc->vmmc_supply) {
  1352. ret = regulator_set_enable(mmc->vmmc_supply, true);
  1353. if (ret) {
  1354. puts("Error enabling VMMC supply\n");
  1355. return ret;
  1356. }
  1357. }
  1358. #endif
  1359. #else /* !CONFIG_DM_MMC */
  1360. /*
  1361. * Driver model should use a regulator, as above, rather than calling
  1362. * out to board code.
  1363. */
  1364. board_mmc_power_init();
  1365. #endif
  1366. return 0;
  1367. }
  1368. int mmc_start_init(struct mmc *mmc)
  1369. {
  1370. bool no_card;
  1371. int err;
  1372. /* we pretend there's no card when init is NULL */
  1373. no_card = mmc_getcd(mmc) == 0;
  1374. #if !CONFIG_IS_ENABLED(DM_MMC)
  1375. no_card = no_card || (mmc->cfg->ops->init == NULL);
  1376. #endif
  1377. if (no_card) {
  1378. mmc->has_init = 0;
  1379. #if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
  1380. printf("MMC: no card present\n");
  1381. #endif
  1382. return -ENOMEDIUM;
  1383. }
  1384. if (mmc->has_init)
  1385. return 0;
  1386. #ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
  1387. mmc_adapter_card_type_ident();
  1388. #endif
  1389. err = mmc_power_init(mmc);
  1390. if (err)
  1391. return err;
  1392. #if CONFIG_IS_ENABLED(DM_MMC)
  1393. /* The device has already been probed ready for use */
  1394. #else
  1395. /* made sure it's not NULL earlier */
  1396. err = mmc->cfg->ops->init(mmc);
  1397. if (err)
  1398. return err;
  1399. #endif
  1400. mmc->ddr_mode = 0;
  1401. mmc_set_bus_width(mmc, 1);
  1402. mmc_set_clock(mmc, 1);
  1403. /* Reset the Card */
  1404. err = mmc_go_idle(mmc);
  1405. if (err)
  1406. return err;
  1407. /* The internal partition reset to user partition(0) at every CMD0*/
  1408. mmc_get_blk_desc(mmc)->hwpart = 0;
  1409. /* Test for SD version 2 */
  1410. err = mmc_send_if_cond(mmc);
  1411. /* Now try to get the SD card's operating condition */
  1412. err = sd_send_op_cond(mmc);
  1413. /* If the command timed out, we check for an MMC card */
  1414. if (err == -ETIMEDOUT) {
  1415. err = mmc_send_op_cond(mmc);
  1416. if (err) {
  1417. #if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
  1418. printf("Card did not respond to voltage select!\n");
  1419. #endif
  1420. return -EOPNOTSUPP;
  1421. }
  1422. }
  1423. if (!err)
  1424. mmc->init_in_progress = 1;
  1425. return err;
  1426. }
  1427. static int mmc_complete_init(struct mmc *mmc)
  1428. {
  1429. int err = 0;
  1430. mmc->init_in_progress = 0;
  1431. if (mmc->op_cond_pending)
  1432. err = mmc_complete_op_cond(mmc);
  1433. if (!err)
  1434. err = mmc_startup(mmc);
  1435. if (err)
  1436. mmc->has_init = 0;
  1437. else
  1438. mmc->has_init = 1;
  1439. return err;
  1440. }
  1441. int mmc_init(struct mmc *mmc)
  1442. {
  1443. int err = 0;
  1444. __maybe_unused unsigned start;
  1445. #if CONFIG_IS_ENABLED(DM_MMC)
  1446. struct mmc_uclass_priv *upriv = dev_get_uclass_priv(mmc->dev);
  1447. upriv->mmc = mmc;
  1448. #endif
  1449. if (mmc->has_init)
  1450. return 0;
  1451. start = get_timer(0);
  1452. if (!mmc->init_in_progress)
  1453. err = mmc_start_init(mmc);
  1454. if (!err)
  1455. err = mmc_complete_init(mmc);
  1456. if (err)
  1457. printf("%s: %d, time %lu\n", __func__, err, get_timer(start));
  1458. return err;
  1459. }
  1460. int mmc_set_dsr(struct mmc *mmc, u16 val)
  1461. {
  1462. mmc->dsr = val;
  1463. return 0;
  1464. }
  1465. /* CPU-specific MMC initializations */
  1466. __weak int cpu_mmc_init(bd_t *bis)
  1467. {
  1468. return -1;
  1469. }
  1470. /* board-specific MMC initializations. */
  1471. __weak int board_mmc_init(bd_t *bis)
  1472. {
  1473. return -1;
  1474. }
  1475. void mmc_set_preinit(struct mmc *mmc, int preinit)
  1476. {
  1477. mmc->preinit = preinit;
  1478. }
  1479. #if CONFIG_IS_ENABLED(DM_MMC) && defined(CONFIG_SPL_BUILD)
  1480. static int mmc_probe(bd_t *bis)
  1481. {
  1482. return 0;
  1483. }
  1484. #elif CONFIG_IS_ENABLED(DM_MMC)
  1485. static int mmc_probe(bd_t *bis)
  1486. {
  1487. int ret, i;
  1488. struct uclass *uc;
  1489. struct udevice *dev;
  1490. ret = uclass_get(UCLASS_MMC, &uc);
  1491. if (ret)
  1492. return ret;
  1493. /*
  1494. * Try to add them in sequence order. Really with driver model we
  1495. * should allow holes, but the current MMC list does not allow that.
  1496. * So if we request 0, 1, 3 we will get 0, 1, 2.
  1497. */
  1498. for (i = 0; ; i++) {
  1499. ret = uclass_get_device_by_seq(UCLASS_MMC, i, &dev);
  1500. if (ret == -ENODEV)
  1501. break;
  1502. }
  1503. uclass_foreach_dev(dev, uc) {
  1504. ret = device_probe(dev);
  1505. if (ret)
  1506. printf("%s - probe failed: %d\n", dev->name, ret);
  1507. }
  1508. return 0;
  1509. }
  1510. #else
  1511. static int mmc_probe(bd_t *bis)
  1512. {
  1513. if (board_mmc_init(bis) < 0)
  1514. cpu_mmc_init(bis);
  1515. return 0;
  1516. }
  1517. #endif
  1518. int mmc_initialize(bd_t *bis)
  1519. {
  1520. static int initialized = 0;
  1521. int ret;
  1522. if (initialized) /* Avoid initializing mmc multiple times */
  1523. return 0;
  1524. initialized = 1;
  1525. #if !CONFIG_IS_ENABLED(BLK)
  1526. #if !CONFIG_IS_ENABLED(MMC_TINY)
  1527. mmc_list_init();
  1528. #endif
  1529. #endif
  1530. ret = mmc_probe(bis);
  1531. if (ret)
  1532. return ret;
  1533. #ifndef CONFIG_SPL_BUILD
  1534. print_mmc_devices(',');
  1535. #endif
  1536. mmc_do_preinit();
  1537. return 0;
  1538. }
  1539. #ifdef CONFIG_CMD_BKOPS_ENABLE
  1540. int mmc_set_bkops_enable(struct mmc *mmc)
  1541. {
  1542. int err;
  1543. ALLOC_CACHE_ALIGN_BUFFER(u8, ext_csd, MMC_MAX_BLOCK_LEN);
  1544. err = mmc_send_ext_csd(mmc, ext_csd);
  1545. if (err) {
  1546. puts("Could not get ext_csd register values\n");
  1547. return err;
  1548. }
  1549. if (!(ext_csd[EXT_CSD_BKOPS_SUPPORT] & 0x1)) {
  1550. puts("Background operations not supported on device\n");
  1551. return -EMEDIUMTYPE;
  1552. }
  1553. if (ext_csd[EXT_CSD_BKOPS_EN] & 0x1) {
  1554. puts("Background operations already enabled\n");
  1555. return 0;
  1556. }
  1557. err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL, EXT_CSD_BKOPS_EN, 1);
  1558. if (err) {
  1559. puts("Failed to enable manual background operations\n");
  1560. return err;
  1561. }
  1562. puts("Enabled manual background operations\n");
  1563. return 0;
  1564. }
  1565. #endif