Kconfig 4.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150
  1. if ARCH_SOCFPGA
  2. config SPL_LIBCOMMON_SUPPORT
  3. default y
  4. config SPL_LIBDISK_SUPPORT
  5. default y
  6. config SPL_LIBGENERIC_SUPPORT
  7. default y
  8. config SPL_MMC_SUPPORT
  9. default y if DM_MMC
  10. config SPL_NAND_SUPPORT
  11. default y if SPL_NAND_DENALI
  12. config SPL_SERIAL_SUPPORT
  13. default y
  14. config SPL_SPI_FLASH_SUPPORT
  15. default y if SPL_SPI_SUPPORT
  16. config SPL_SPI_SUPPORT
  17. default y if DM_SPI
  18. config SPL_WATCHDOG_SUPPORT
  19. default y
  20. config SYS_MMCSD_RAW_MODE_U_BOOT_USE_PARTITION_TYPE
  21. default y
  22. config SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION_TYPE
  23. default 0xa2
  24. config TARGET_SOCFPGA_ARRIA5
  25. bool
  26. select TARGET_SOCFPGA_GEN5
  27. config TARGET_SOCFPGA_ARRIA10
  28. bool
  29. select SPL_BOARD_INIT if SPL
  30. config TARGET_SOCFPGA_CYCLONE5
  31. bool
  32. select TARGET_SOCFPGA_GEN5
  33. config TARGET_SOCFPGA_GEN5
  34. bool
  35. select ALTERA_SDRAM
  36. choice
  37. prompt "Altera SOCFPGA board select"
  38. optional
  39. config TARGET_SOCFPGA_ARRIA10_SOCDK
  40. bool "Altera SOCFPGA SoCDK (Arria 10)"
  41. select TARGET_SOCFPGA_ARRIA10
  42. config TARGET_SOCFPGA_ARRIA5_SOCDK
  43. bool "Altera SOCFPGA SoCDK (Arria V)"
  44. select TARGET_SOCFPGA_ARRIA5
  45. config TARGET_SOCFPGA_CYCLONE5_SOCDK
  46. bool "Altera SOCFPGA SoCDK (Cyclone V)"
  47. select TARGET_SOCFPGA_CYCLONE5
  48. config TARGET_SOCFPGA_ARIES_MCVEVK
  49. bool "Aries MCVEVK (Cyclone V)"
  50. select TARGET_SOCFPGA_CYCLONE5
  51. config TARGET_SOCFPGA_EBV_SOCRATES
  52. bool "EBV SoCrates (Cyclone V)"
  53. select TARGET_SOCFPGA_CYCLONE5
  54. config TARGET_SOCFPGA_IS1
  55. bool "IS1 (Cyclone V)"
  56. select TARGET_SOCFPGA_CYCLONE5
  57. config TARGET_SOCFPGA_SAMTEC_VINING_FPGA
  58. bool "samtec VIN|ING FPGA (Cyclone V)"
  59. select BOARD_LATE_INIT
  60. select TARGET_SOCFPGA_CYCLONE5
  61. config TARGET_SOCFPGA_SR1500
  62. bool "SR1500 (Cyclone V)"
  63. select TARGET_SOCFPGA_CYCLONE5
  64. config TARGET_SOCFPGA_TERASIC_DE0_NANO
  65. bool "Terasic DE0-Nano-Atlas (Cyclone V)"
  66. select TARGET_SOCFPGA_CYCLONE5
  67. config TARGET_SOCFPGA_TERASIC_DE10_NANO
  68. bool "Terasic DE10-Nano (Cyclone V)"
  69. select TARGET_SOCFPGA_CYCLONE5
  70. config TARGET_SOCFPGA_TERASIC_DE1_SOC
  71. bool "Terasic DE1-SoC (Cyclone V)"
  72. select TARGET_SOCFPGA_CYCLONE5
  73. config TARGET_SOCFPGA_TERASIC_SOCKIT
  74. bool "Terasic SoCkit (Cyclone V)"
  75. select TARGET_SOCFPGA_CYCLONE5
  76. endchoice
  77. config SYS_BOARD
  78. default "arria5-socdk" if TARGET_SOCFPGA_ARRIA5_SOCDK
  79. default "arria10-socdk" if TARGET_SOCFPGA_ARRIA10_SOCDK
  80. default "cyclone5-socdk" if TARGET_SOCFPGA_CYCLONE5_SOCDK
  81. default "de0-nano-soc" if TARGET_SOCFPGA_TERASIC_DE0_NANO
  82. default "de1-soc" if TARGET_SOCFPGA_TERASIC_DE1_SOC
  83. default "de10-nano" if TARGET_SOCFPGA_TERASIC_DE10_NANO
  84. default "is1" if TARGET_SOCFPGA_IS1
  85. default "mcvevk" if TARGET_SOCFPGA_ARIES_MCVEVK
  86. default "sockit" if TARGET_SOCFPGA_TERASIC_SOCKIT
  87. default "socrates" if TARGET_SOCFPGA_EBV_SOCRATES
  88. default "sr1500" if TARGET_SOCFPGA_SR1500
  89. default "vining_fpga" if TARGET_SOCFPGA_SAMTEC_VINING_FPGA
  90. config SYS_VENDOR
  91. default "altera" if TARGET_SOCFPGA_ARRIA5_SOCDK
  92. default "altera" if TARGET_SOCFPGA_ARRIA10_SOCDK
  93. default "altera" if TARGET_SOCFPGA_CYCLONE5_SOCDK
  94. default "aries" if TARGET_SOCFPGA_ARIES_MCVEVK
  95. default "ebv" if TARGET_SOCFPGA_EBV_SOCRATES
  96. default "samtec" if TARGET_SOCFPGA_SAMTEC_VINING_FPGA
  97. default "terasic" if TARGET_SOCFPGA_TERASIC_DE0_NANO
  98. default "terasic" if TARGET_SOCFPGA_TERASIC_DE1_SOC
  99. default "terasic" if TARGET_SOCFPGA_TERASIC_DE10_NANO
  100. default "terasic" if TARGET_SOCFPGA_TERASIC_SOCKIT
  101. config SYS_SOC
  102. default "socfpga"
  103. config SYS_CONFIG_NAME
  104. default "socfpga_arria5_socdk" if TARGET_SOCFPGA_ARRIA5_SOCDK
  105. default "socfpga_arria10_socdk" if TARGET_SOCFPGA_ARRIA10_SOCDK
  106. default "socfpga_cyclone5_socdk" if TARGET_SOCFPGA_CYCLONE5_SOCDK
  107. default "socfpga_de0_nano_soc" if TARGET_SOCFPGA_TERASIC_DE0_NANO
  108. default "socfpga_de1_soc" if TARGET_SOCFPGA_TERASIC_DE1_SOC
  109. default "socfpga_de10_nano" if TARGET_SOCFPGA_TERASIC_DE10_NANO
  110. default "socfpga_is1" if TARGET_SOCFPGA_IS1
  111. default "socfpga_mcvevk" if TARGET_SOCFPGA_ARIES_MCVEVK
  112. default "socfpga_sockit" if TARGET_SOCFPGA_TERASIC_SOCKIT
  113. default "socfpga_socrates" if TARGET_SOCFPGA_EBV_SOCRATES
  114. default "socfpga_sr1500" if TARGET_SOCFPGA_SR1500
  115. default "socfpga_vining_fpga" if TARGET_SOCFPGA_SAMTEC_VINING_FPGA
  116. endif