p1023_serdes.c 1.2 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950
  1. /*
  2. * Copyright 2010-2011 Freescale Semiconductor, Inc.
  3. * Author: Roy Zang <tie-fei.zang@freescale.com>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <config.h>
  8. #include <common.h>
  9. #include <asm/io.h>
  10. #include <asm/immap_85xx.h>
  11. #include <asm/fsl_serdes.h>
  12. #define SRDS1_MAX_LANES 4
  13. static u32 serdes1_prtcl_map;
  14. static const u8 serdes1_cfg_tbl[][SRDS1_MAX_LANES] = {
  15. [0x00] = {PCIE1, PCIE2, NONE, NONE},
  16. [0x01] = {PCIE1, PCIE2, PCIE3, NONE},
  17. [0x02] = {PCIE1, PCIE2, PCIE3, SGMII_FM1_DTSEC2},
  18. [0x03] = {PCIE1, PCIE2, SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2},
  19. };
  20. int is_serdes_configured(enum srds_prtcl device)
  21. {
  22. int ret = (1 << device) & serdes1_prtcl_map;
  23. return ret;
  24. }
  25. void fsl_serdes_init(void)
  26. {
  27. ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
  28. u32 pordevsr = in_be32(&gur->pordevsr);
  29. u32 srds_cfg = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >>
  30. MPC85xx_PORDEVSR_IO_SEL_SHIFT;
  31. int lane;
  32. debug("PORDEVSR[IO_SEL_SRDS] = %x\n", srds_cfg);
  33. if (srds_cfg >= ARRAY_SIZE(serdes1_cfg_tbl)) {
  34. printf("Invalid PORDEVSR[IO_SEL_SRDS] = %d\n", srds_cfg);
  35. return;
  36. }
  37. for (lane = 0; lane < SRDS1_MAX_LANES; lane++) {
  38. enum srds_prtcl lane_prtcl = serdes1_cfg_tbl[srds_cfg][lane];
  39. serdes1_prtcl_map |= (1 << lane_prtcl);
  40. }
  41. }