config.h 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126
  1. /*
  2. * Copyright 2014, Freescale Semiconductor
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef _ASM_ARMV8_FSL_LSCH3_CONFIG_
  7. #define _ASM_ARMV8_FSL_LSCH3_CONFIG_
  8. #include <fsl_ddrc_version.h>
  9. #define CONFIG_SYS_PAGE_SIZE 0x10000
  10. #ifndef L1_CACHE_BYTES
  11. #define L1_CACHE_SHIFT 6
  12. #define L1_CACHE_BYTES (1 << L1_CACHE_SHIFT)
  13. #endif
  14. #define CONFIG_MP
  15. #define CONFIG_SYS_FSL_OCRAM_BASE 0x18000000 /* initial RAM */
  16. /* Link Definitions */
  17. #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
  18. #define CONFIG_SYS_IMMR 0x01000000
  19. #define CONFIG_SYS_FSL_DDR_ADDR (CONFIG_SYS_IMMR + 0x00080000)
  20. #define CONFIG_SYS_FSL_DDR2_ADDR (CONFIG_SYS_IMMR + 0x00090000)
  21. #define CONFIG_SYS_FSL_DDR3_ADDR 0x08210000
  22. #define CONFIG_SYS_FSL_GUTS_ADDR (CONFIG_SYS_IMMR + 0x00E00000)
  23. #define CONFIG_SYS_FSL_PMU_ADDR (CONFIG_SYS_IMMR + 0x00E30000)
  24. #define CONFIG_SYS_FSL_RST_ADDR (CONFIG_SYS_IMMR + 0x00E60000)
  25. #define CONFIG_SYS_FSL_CH3_CLK_GRPA_ADDR (CONFIG_SYS_IMMR + 0x00300000)
  26. #define CONFIG_SYS_FSL_CH3_CLK_GRPB_ADDR (CONFIG_SYS_IMMR + 0x00310000)
  27. #define CONFIG_SYS_FSL_CH3_CLK_CTRL_ADDR (CONFIG_SYS_IMMR + 0x00370000)
  28. #define CONFIG_SYS_IFC_ADDR (CONFIG_SYS_IMMR + 0x01240000)
  29. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x011C0500)
  30. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x011C0600)
  31. #define CONFIG_SYS_FSL_TIMER_ADDR 0x023d0000
  32. #define CONFIG_SYS_FSL_PMU_CLTBENR (CONFIG_SYS_FSL_PMU_ADDR + \
  33. 0x18A0)
  34. /* SP (Cortex-A5) related */
  35. #define CONFIG_SYS_FSL_SP_ADDR (CONFIG_SYS_IMMR + 0x00F00000)
  36. #define CONFIG_SYS_FSL_SP_VSG_GIC_ADDR (CONFIG_SYS_FSL_SP_ADDR)
  37. #define CONFIG_SYS_FSL_SP_VSG_GIC_VIGR1 (CONFIG_SYS_FSL_SP_ADDR)
  38. #define CONFIG_SYS_FSL_SP_VSG_GIC_VIGR2 \
  39. (CONFIG_SYS_FSL_SP_ADDR + 0x0008)
  40. #define CONFIG_SYS_FSL_SP_LOOPBACK_DUART \
  41. (CONFIG_SYS_FSL_SP_ADDR + 0x1000)
  42. #define CONFIG_SYS_FSL_DCSR_DDR_ADDR 0x70012c000ULL
  43. #define CONFIG_SYS_FSL_DCSR_DDR2_ADDR 0x70012d000ULL
  44. #define CONFIG_SYS_FSL_DCSR_DDR3_ADDR 0x700132000ULL
  45. #define CONFIG_SYS_FSL_DCSR_DDR4_ADDR 0x700133000ULL
  46. #define I2C1_BASE_ADDR (CONFIG_SYS_IMMR + 0x01000000)
  47. #define I2C2_BASE_ADDR (CONFIG_SYS_IMMR + 0x01010000)
  48. #define I2C3_BASE_ADDR (CONFIG_SYS_IMMR + 0x01020000)
  49. #define I2C4_BASE_ADDR (CONFIG_SYS_IMMR + 0x01030000)
  50. /* TZ Protection Controller Definitions */
  51. #define TZPC_BASE 0x02200000
  52. #define TZPCR0SIZE_BASE (TZPC_BASE)
  53. #define TZPCDECPROT_0_STAT_BASE (TZPC_BASE + 0x800)
  54. #define TZPCDECPROT_0_SET_BASE (TZPC_BASE + 0x804)
  55. #define TZPCDECPROT_0_CLR_BASE (TZPC_BASE + 0x808)
  56. #define TZPCDECPROT_1_STAT_BASE (TZPC_BASE + 0x80C)
  57. #define TZPCDECPROT_1_SET_BASE (TZPC_BASE + 0x810)
  58. #define TZPCDECPROT_1_CLR_BASE (TZPC_BASE + 0x814)
  59. #define TZPCDECPROT_2_STAT_BASE (TZPC_BASE + 0x818)
  60. #define TZPCDECPROT_2_SET_BASE (TZPC_BASE + 0x81C)
  61. #define TZPCDECPROT_2_CLR_BASE (TZPC_BASE + 0x820)
  62. /* TZ Address Space Controller Definitions */
  63. #define TZASC1_BASE 0x01100000 /* as per CCSR map. */
  64. #define TZASC2_BASE 0x01110000 /* as per CCSR map. */
  65. #define TZASC3_BASE 0x01120000 /* as per CCSR map. */
  66. #define TZASC4_BASE 0x01130000 /* as per CCSR map. */
  67. #define TZASC_BUILD_CONFIG_REG(x) ((TZASC1_BASE + (x * 0x10000)))
  68. #define TZASC_ACTION_REG(x) ((TZASC1_BASE + (x * 0x10000)) + 0x004)
  69. #define TZASC_GATE_KEEPER(x) ((TZASC1_BASE + (x * 0x10000)) + 0x008)
  70. #define TZASC_REGION_BASE_LOW_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x100)
  71. #define TZASC_REGION_BASE_HIGH_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x104)
  72. #define TZASC_REGION_TOP_LOW_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x108)
  73. #define TZASC_REGION_TOP_HIGH_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x10C)
  74. #define TZASC_REGION_ATTRIBUTES_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x110)
  75. #define TZASC_REGION_ID_ACCESS_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x114)
  76. /* Generic Interrupt Controller Definitions */
  77. #define GICD_BASE 0x06000000
  78. #define GICR_BASE 0x06100000
  79. /* SMMU Defintions */
  80. #define SMMU_BASE 0x05000000 /* GR0 Base */
  81. /* DDR */
  82. #define CONFIG_SYS_FSL_DDR_LE
  83. #define CONFIG_VERY_BIG_RAM
  84. #ifdef CONFIG_SYS_FSL_DDR4
  85. #define CONFIG_SYS_FSL_DDRC_GEN4
  86. #else
  87. #define CONFIG_SYS_FSL_DDRC_ARM_GEN3 /* Enable Freescale ARM DDR3 driver */
  88. #endif
  89. #define CONFIG_SYS_FSL_DDR /* Freescale DDR driver */
  90. #define CONFIG_SYS_LS2_DDR_BLOCK1_SIZE ((phys_size_t)2 << 30)
  91. #define CONFIG_MAX_MEM_MAPPED CONFIG_SYS_LS2_DDR_BLOCK1_SIZE
  92. #define CONFIG_SYS_FSL_DDR_VER FSL_DDR_VER_5_0
  93. /* IFC */
  94. #define CONFIG_SYS_FSL_IFC_LE
  95. #ifdef CONFIG_LS2085A
  96. #define CONFIG_MAX_CPUS 16
  97. #define CONFIG_SYS_FSL_IFC_BANK_COUNT 8
  98. #define CONFIG_NUM_DDR_CONTROLLERS 3
  99. #define CONFIG_SYS_FSL_CLUSTER_CLOCKS { 1, 1, 4, 4 }
  100. #else
  101. #error SoC not defined
  102. #endif
  103. #ifdef CONFIG_LS2085A
  104. #define CONFIG_SYS_FSL_ERRATUM_A008336
  105. #define CONFIG_SYS_FSL_ERRATUM_A008514
  106. #define CONFIG_SYS_FSL_ERRATUM_A008585
  107. #endif
  108. #endif /* _ASM_ARMV8_FSL_LSCH3_CONFIG_ */