clk_stm32f.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482
  1. /*
  2. * Copyright (C) 2017, STMicroelectronics - All Rights Reserved
  3. * Author(s): Vikas Manocha, <vikas.manocha@st.com> for STMicroelectronics.
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <clk-uclass.h>
  9. #include <dm.h>
  10. #include <stm32_rcc.h>
  11. #include <asm/io.h>
  12. #include <asm/arch/stm32.h>
  13. #include <asm/arch/stm32_pwr.h>
  14. #include <dt-bindings/mfd/stm32f7-rcc.h>
  15. #define RCC_CR_HSION BIT(0)
  16. #define RCC_CR_HSEON BIT(16)
  17. #define RCC_CR_HSERDY BIT(17)
  18. #define RCC_CR_HSEBYP BIT(18)
  19. #define RCC_CR_CSSON BIT(19)
  20. #define RCC_CR_PLLON BIT(24)
  21. #define RCC_CR_PLLRDY BIT(25)
  22. #define RCC_CR_PLLSAION BIT(28)
  23. #define RCC_CR_PLLSAIRDY BIT(29)
  24. #define RCC_PLLCFGR_PLLM_MASK GENMASK(5, 0)
  25. #define RCC_PLLCFGR_PLLN_MASK GENMASK(14, 6)
  26. #define RCC_PLLCFGR_PLLP_MASK GENMASK(17, 16)
  27. #define RCC_PLLCFGR_PLLQ_MASK GENMASK(27, 24)
  28. #define RCC_PLLCFGR_PLLSRC BIT(22)
  29. #define RCC_PLLCFGR_PLLM_SHIFT 0
  30. #define RCC_PLLCFGR_PLLN_SHIFT 6
  31. #define RCC_PLLCFGR_PLLP_SHIFT 16
  32. #define RCC_PLLCFGR_PLLQ_SHIFT 24
  33. #define RCC_CFGR_AHB_PSC_MASK GENMASK(7, 4)
  34. #define RCC_CFGR_APB1_PSC_MASK GENMASK(12, 10)
  35. #define RCC_CFGR_APB2_PSC_MASK GENMASK(15, 13)
  36. #define RCC_CFGR_SW0 BIT(0)
  37. #define RCC_CFGR_SW1 BIT(1)
  38. #define RCC_CFGR_SW_MASK GENMASK(1, 0)
  39. #define RCC_CFGR_SW_HSI 0
  40. #define RCC_CFGR_SW_HSE RCC_CFGR_SW0
  41. #define RCC_CFGR_SW_PLL RCC_CFGR_SW1
  42. #define RCC_CFGR_SWS0 BIT(2)
  43. #define RCC_CFGR_SWS1 BIT(3)
  44. #define RCC_CFGR_SWS_MASK GENMASK(3, 2)
  45. #define RCC_CFGR_SWS_HSI 0
  46. #define RCC_CFGR_SWS_HSE RCC_CFGR_SWS0
  47. #define RCC_CFGR_SWS_PLL RCC_CFGR_SWS1
  48. #define RCC_CFGR_HPRE_SHIFT 4
  49. #define RCC_CFGR_PPRE1_SHIFT 10
  50. #define RCC_CFGR_PPRE2_SHIFT 13
  51. #define RCC_PLLCFGR_PLLSAIN_MASK GENMASK(14, 6)
  52. #define RCC_PLLCFGR_PLLSAIP_MASK GENMASK(17, 16)
  53. #define RCC_PLLSAICFGR_PLLSAIN_SHIFT 6
  54. #define RCC_PLLSAICFGR_PLLSAIP_SHIFT 16
  55. #define RCC_PLLSAICFGR_PLLSAIP_4 BIT(16)
  56. #define RCC_PLLSAICFGR_PLLSAIQ_4 BIT(26)
  57. #define RCC_PLLSAICFGR_PLLSAIR_2 BIT(29)
  58. #define RCC_DCKCFGRX_CK48MSEL BIT(27)
  59. #define RCC_DCKCFGRX_SDMMC1SEL BIT(28)
  60. #define RCC_DCKCFGR2_SDMMC2SEL BIT(29)
  61. /*
  62. * RCC AHB1ENR specific definitions
  63. */
  64. #define RCC_AHB1ENR_ETHMAC_EN BIT(25)
  65. #define RCC_AHB1ENR_ETHMAC_TX_EN BIT(26)
  66. #define RCC_AHB1ENR_ETHMAC_RX_EN BIT(27)
  67. /*
  68. * RCC APB1ENR specific definitions
  69. */
  70. #define RCC_APB1ENR_TIM2EN BIT(0)
  71. #define RCC_APB1ENR_PWREN BIT(28)
  72. /*
  73. * RCC APB2ENR specific definitions
  74. */
  75. #define RCC_APB2ENR_SYSCFGEN BIT(14)
  76. #define RCC_APB2ENR_SAI1EN BIT(22)
  77. enum periph_clock {
  78. TIMER2_CLOCK_CFG,
  79. };
  80. static const struct stm32_clk_info stm32f4_clk_info = {
  81. /* 180 MHz */
  82. .sys_pll_psc = {
  83. .pll_n = 360,
  84. .pll_p = 2,
  85. .pll_q = 8,
  86. .ahb_psc = AHB_PSC_1,
  87. .apb1_psc = APB_PSC_4,
  88. .apb2_psc = APB_PSC_2,
  89. },
  90. .has_overdrive = false,
  91. .v2 = false,
  92. };
  93. static const struct stm32_clk_info stm32f7_clk_info = {
  94. /* 200 MHz */
  95. .sys_pll_psc = {
  96. .pll_n = 400,
  97. .pll_p = 2,
  98. .pll_q = 8,
  99. .ahb_psc = AHB_PSC_1,
  100. .apb1_psc = APB_PSC_4,
  101. .apb2_psc = APB_PSC_2,
  102. },
  103. .has_overdrive = true,
  104. .v2 = true,
  105. };
  106. struct stm32_clk {
  107. struct stm32_rcc_regs *base;
  108. struct stm32_pwr_regs *pwr_regs;
  109. struct stm32_clk_info info;
  110. unsigned long hse_rate;
  111. };
  112. static int configure_clocks(struct udevice *dev)
  113. {
  114. struct stm32_clk *priv = dev_get_priv(dev);
  115. struct stm32_rcc_regs *regs = priv->base;
  116. struct stm32_pwr_regs *pwr = priv->pwr_regs;
  117. struct pll_psc *sys_pll_psc = &priv->info.sys_pll_psc;
  118. u32 pllsaicfgr = 0;
  119. /* Reset RCC configuration */
  120. setbits_le32(&regs->cr, RCC_CR_HSION);
  121. writel(0, &regs->cfgr); /* Reset CFGR */
  122. clrbits_le32(&regs->cr, (RCC_CR_HSEON | RCC_CR_CSSON
  123. | RCC_CR_PLLON | RCC_CR_PLLSAION));
  124. writel(0x24003010, &regs->pllcfgr); /* Reset value from RM */
  125. clrbits_le32(&regs->cr, RCC_CR_HSEBYP);
  126. writel(0, &regs->cir); /* Disable all interrupts */
  127. /* Configure for HSE+PLL operation */
  128. setbits_le32(&regs->cr, RCC_CR_HSEON);
  129. while (!(readl(&regs->cr) & RCC_CR_HSERDY))
  130. ;
  131. setbits_le32(&regs->cfgr, ((
  132. sys_pll_psc->ahb_psc << RCC_CFGR_HPRE_SHIFT)
  133. | (sys_pll_psc->apb1_psc << RCC_CFGR_PPRE1_SHIFT)
  134. | (sys_pll_psc->apb2_psc << RCC_CFGR_PPRE2_SHIFT)));
  135. /* Configure the main PLL */
  136. setbits_le32(&regs->pllcfgr, RCC_PLLCFGR_PLLSRC); /* pll source HSE */
  137. clrsetbits_le32(&regs->pllcfgr, RCC_PLLCFGR_PLLM_MASK,
  138. sys_pll_psc->pll_m << RCC_PLLCFGR_PLLM_SHIFT);
  139. clrsetbits_le32(&regs->pllcfgr, RCC_PLLCFGR_PLLN_MASK,
  140. sys_pll_psc->pll_n << RCC_PLLCFGR_PLLN_SHIFT);
  141. clrsetbits_le32(&regs->pllcfgr, RCC_PLLCFGR_PLLP_MASK,
  142. ((sys_pll_psc->pll_p >> 1) - 1) << RCC_PLLCFGR_PLLP_SHIFT);
  143. clrsetbits_le32(&regs->pllcfgr, RCC_PLLCFGR_PLLQ_MASK,
  144. sys_pll_psc->pll_q << RCC_PLLCFGR_PLLQ_SHIFT);
  145. /* Configure the SAI PLL to get a 48 MHz source */
  146. pllsaicfgr = RCC_PLLSAICFGR_PLLSAIR_2 | RCC_PLLSAICFGR_PLLSAIQ_4 |
  147. RCC_PLLSAICFGR_PLLSAIP_4;
  148. pllsaicfgr |= 192 << RCC_PLLSAICFGR_PLLSAIN_SHIFT;
  149. writel(pllsaicfgr, &regs->pllsaicfgr);
  150. /* Enable the main PLL */
  151. setbits_le32(&regs->cr, RCC_CR_PLLON);
  152. while (!(readl(&regs->cr) & RCC_CR_PLLRDY))
  153. ;
  154. if (priv->info.v2) { /*stm32f7 case */
  155. /* select PLLSAI as 48MHz clock source */
  156. setbits_le32(&regs->dckcfgr2, RCC_DCKCFGRX_CK48MSEL);
  157. /* select 48MHz as SDMMC1 clock source */
  158. clrbits_le32(&regs->dckcfgr2, RCC_DCKCFGRX_SDMMC1SEL);
  159. /* select 48MHz as SDMMC2 clock source */
  160. clrbits_le32(&regs->dckcfgr2, RCC_DCKCFGR2_SDMMC2SEL);
  161. } else { /* stm32f4 case */
  162. /* select PLLSAI as 48MHz clock source */
  163. setbits_le32(&regs->dckcfgr, RCC_DCKCFGRX_CK48MSEL);
  164. /* select 48MHz as SDMMC1 clock source */
  165. clrbits_le32(&regs->dckcfgr, RCC_DCKCFGRX_SDMMC1SEL);
  166. }
  167. /* Enable the SAI PLL */
  168. setbits_le32(&regs->cr, RCC_CR_PLLSAION);
  169. while (!(readl(&regs->cr) & RCC_CR_PLLSAIRDY))
  170. ;
  171. setbits_le32(&regs->apb1enr, RCC_APB1ENR_PWREN);
  172. if (priv->info.has_overdrive) {
  173. /*
  174. * Enable high performance mode
  175. * System frequency up to 200 MHz
  176. */
  177. setbits_le32(&pwr->cr1, PWR_CR1_ODEN);
  178. /* Infinite wait! */
  179. while (!(readl(&pwr->csr1) & PWR_CSR1_ODRDY))
  180. ;
  181. /* Enable the Over-drive switch */
  182. setbits_le32(&pwr->cr1, PWR_CR1_ODSWEN);
  183. /* Infinite wait! */
  184. while (!(readl(&pwr->csr1) & PWR_CSR1_ODSWRDY))
  185. ;
  186. }
  187. stm32_flash_latency_cfg(5);
  188. clrbits_le32(&regs->cfgr, (RCC_CFGR_SW0 | RCC_CFGR_SW1));
  189. setbits_le32(&regs->cfgr, RCC_CFGR_SW_PLL);
  190. while ((readl(&regs->cfgr) & RCC_CFGR_SWS_MASK) !=
  191. RCC_CFGR_SWS_PLL)
  192. ;
  193. /* gate the SAI clock, needed for MMC 1&2 clocks */
  194. setbits_le32(&regs->apb2enr, RCC_APB2ENR_SAI1EN);
  195. #ifdef CONFIG_ETH_DESIGNWARE
  196. /* gate the SYSCFG clock, needed to set RMII ethernet interface */
  197. setbits_le32(&regs->apb2enr, RCC_APB2ENR_SYSCFGEN);
  198. #endif
  199. return 0;
  200. }
  201. static unsigned long stm32_clk_pll48clk_rate(struct stm32_clk *priv,
  202. u32 sysclk)
  203. {
  204. struct stm32_rcc_regs *regs = priv->base;
  205. u16 pllq, pllm, pllsain, pllsaip;
  206. bool pllsai;
  207. pllq = (readl(&regs->pllcfgr) & RCC_PLLCFGR_PLLQ_MASK)
  208. >> RCC_PLLCFGR_PLLQ_SHIFT;
  209. if (priv->info.v2) /*stm32f7 case */
  210. pllsai = readl(&regs->dckcfgr2) & RCC_DCKCFGRX_CK48MSEL;
  211. else
  212. pllsai = readl(&regs->dckcfgr) & RCC_DCKCFGRX_CK48MSEL;
  213. if (pllsai) {
  214. /* PLL48CLK is selected from PLLSAI, get PLLSAI value */
  215. pllm = (readl(&regs->pllcfgr) & RCC_PLLCFGR_PLLM_MASK);
  216. pllsain = ((readl(&regs->pllsaicfgr) & RCC_PLLCFGR_PLLSAIN_MASK)
  217. >> RCC_PLLSAICFGR_PLLSAIN_SHIFT);
  218. pllsaip = ((((readl(&regs->pllsaicfgr) & RCC_PLLCFGR_PLLSAIP_MASK)
  219. >> RCC_PLLSAICFGR_PLLSAIP_SHIFT) + 1) << 1);
  220. return ((priv->hse_rate / pllm) * pllsain) / pllsaip;
  221. }
  222. /* PLL48CLK is selected from PLLQ */
  223. return sysclk / pllq;
  224. }
  225. static unsigned long stm32_clk_get_rate(struct clk *clk)
  226. {
  227. struct stm32_clk *priv = dev_get_priv(clk->dev);
  228. struct stm32_rcc_regs *regs = priv->base;
  229. u32 sysclk = 0;
  230. u32 shift = 0;
  231. u16 pllm, plln, pllp;
  232. /* Prescaler table lookups for clock computation */
  233. u8 ahb_psc_table[16] = {
  234. 0, 0, 0, 0, 0, 0, 0, 0, 1, 2, 3, 4, 6, 7, 8, 9
  235. };
  236. u8 apb_psc_table[8] = {
  237. 0, 0, 0, 0, 1, 2, 3, 4
  238. };
  239. if ((readl(&regs->cfgr) & RCC_CFGR_SWS_MASK) ==
  240. RCC_CFGR_SWS_PLL) {
  241. pllm = (readl(&regs->pllcfgr) & RCC_PLLCFGR_PLLM_MASK);
  242. plln = ((readl(&regs->pllcfgr) & RCC_PLLCFGR_PLLN_MASK)
  243. >> RCC_PLLCFGR_PLLN_SHIFT);
  244. pllp = ((((readl(&regs->pllcfgr) & RCC_PLLCFGR_PLLP_MASK)
  245. >> RCC_PLLCFGR_PLLP_SHIFT) + 1) << 1);
  246. sysclk = ((priv->hse_rate / pllm) * plln) / pllp;
  247. } else {
  248. return -EINVAL;
  249. }
  250. switch (clk->id) {
  251. /*
  252. * AHB CLOCK: 3 x 32 bits consecutive registers are used :
  253. * AHB1, AHB2 and AHB3
  254. */
  255. case STM32F7_AHB1_CLOCK(GPIOA) ... STM32F7_AHB3_CLOCK(QSPI):
  256. shift = ahb_psc_table[(
  257. (readl(&regs->cfgr) & RCC_CFGR_AHB_PSC_MASK)
  258. >> RCC_CFGR_HPRE_SHIFT)];
  259. return sysclk >>= shift;
  260. /* APB1 CLOCK */
  261. case STM32F7_APB1_CLOCK(TIM2) ... STM32F7_APB1_CLOCK(UART8):
  262. shift = apb_psc_table[(
  263. (readl(&regs->cfgr) & RCC_CFGR_APB1_PSC_MASK)
  264. >> RCC_CFGR_PPRE1_SHIFT)];
  265. return sysclk >>= shift;
  266. /* APB2 CLOCK */
  267. case STM32F7_APB2_CLOCK(TIM1) ... STM32F7_APB2_CLOCK(LTDC):
  268. /*
  269. * particular case for SDMMC1 and SDMMC2 :
  270. * 48Mhz source clock can be from main PLL or from
  271. * SAI PLL
  272. */
  273. switch (clk->id) {
  274. case STM32F7_APB2_CLOCK(SDMMC1):
  275. if (readl(&regs->dckcfgr2) & RCC_DCKCFGRX_SDMMC1SEL)
  276. /* System clock is selected as SDMMC1 clock */
  277. return sysclk;
  278. else
  279. return stm32_clk_pll48clk_rate(priv, sysclk);
  280. break;
  281. case STM32F7_APB2_CLOCK(SDMMC2):
  282. if (readl(&regs->dckcfgr2) & RCC_DCKCFGR2_SDMMC2SEL)
  283. /* System clock is selected as SDMMC2 clock */
  284. return sysclk;
  285. else
  286. return stm32_clk_pll48clk_rate(priv, sysclk);
  287. break;
  288. }
  289. shift = apb_psc_table[(
  290. (readl(&regs->cfgr) & RCC_CFGR_APB2_PSC_MASK)
  291. >> RCC_CFGR_PPRE2_SHIFT)];
  292. return sysclk >>= shift;
  293. default:
  294. pr_err("clock index %ld out of range\n", clk->id);
  295. return -EINVAL;
  296. }
  297. }
  298. static ulong stm32_set_rate(struct clk *clk, ulong rate)
  299. {
  300. return 0;
  301. }
  302. static int stm32_clk_enable(struct clk *clk)
  303. {
  304. struct stm32_clk *priv = dev_get_priv(clk->dev);
  305. struct stm32_rcc_regs *regs = priv->base;
  306. u32 offset = clk->id / 32;
  307. u32 bit_index = clk->id % 32;
  308. debug("%s: clkid = %ld, offset from AHB1ENR is %d, bit_index = %d\n",
  309. __func__, clk->id, offset, bit_index);
  310. setbits_le32(&regs->ahb1enr + offset, BIT(bit_index));
  311. return 0;
  312. }
  313. void clock_setup(int peripheral)
  314. {
  315. switch (peripheral) {
  316. case TIMER2_CLOCK_CFG:
  317. setbits_le32(&STM32_RCC->apb1enr, RCC_APB1ENR_TIM2EN);
  318. break;
  319. default:
  320. break;
  321. }
  322. }
  323. static int stm32_clk_probe(struct udevice *dev)
  324. {
  325. struct ofnode_phandle_args args;
  326. struct udevice *fixed_clock_dev = NULL;
  327. struct clk clk;
  328. int err;
  329. debug("%s\n", __func__);
  330. struct stm32_clk *priv = dev_get_priv(dev);
  331. fdt_addr_t addr;
  332. addr = dev_read_addr(dev);
  333. if (addr == FDT_ADDR_T_NONE)
  334. return -EINVAL;
  335. priv->base = (struct stm32_rcc_regs *)addr;
  336. switch (dev_get_driver_data(dev)) {
  337. case STM32F4:
  338. memcpy(&priv->info, &stm32f4_clk_info,
  339. sizeof(struct stm32_clk_info));
  340. break;
  341. case STM32F7:
  342. memcpy(&priv->info, &stm32f7_clk_info,
  343. sizeof(struct stm32_clk_info));
  344. break;
  345. default:
  346. return -EINVAL;
  347. }
  348. /* retrieve HSE frequency (external oscillator) */
  349. err = uclass_get_device_by_name(UCLASS_CLK, "clk-hse",
  350. &fixed_clock_dev);
  351. if (err) {
  352. pr_err("Can't find fixed clock (%d)", err);
  353. return err;
  354. }
  355. err = clk_request(fixed_clock_dev, &clk);
  356. if (err) {
  357. pr_err("Can't request %s clk (%d)", fixed_clock_dev->name,
  358. err);
  359. return err;
  360. }
  361. /*
  362. * set pllm factor accordingly to the external oscillator
  363. * frequency (HSE). For STM32F4 and STM32F7, we want VCO
  364. * freq at 1MHz
  365. * if input PLL frequency is 25Mhz, divide it by 25
  366. */
  367. clk.id = 0;
  368. priv->hse_rate = clk_get_rate(&clk);
  369. if (priv->hse_rate < 1000000) {
  370. pr_err("%s: unexpected HSE clock rate = %ld \"n", __func__,
  371. priv->hse_rate);
  372. return -EINVAL;
  373. }
  374. priv->info.sys_pll_psc.pll_m = priv->hse_rate / 1000000;
  375. if (priv->info.has_overdrive) {
  376. err = dev_read_phandle_with_args(dev, "st,syscfg", NULL, 0, 0,
  377. &args);
  378. if (err) {
  379. debug("%s: can't find syscon device (%d)\n", __func__,
  380. err);
  381. return err;
  382. }
  383. priv->pwr_regs = (struct stm32_pwr_regs *)ofnode_get_addr(args.node);
  384. }
  385. configure_clocks(dev);
  386. return 0;
  387. }
  388. static int stm32_clk_of_xlate(struct clk *clk, struct ofnode_phandle_args *args)
  389. {
  390. debug("%s(clk=%p)\n", __func__, clk);
  391. if (args->args_count != 2) {
  392. debug("Invaild args_count: %d\n", args->args_count);
  393. return -EINVAL;
  394. }
  395. if (args->args_count)
  396. clk->id = args->args[1];
  397. else
  398. clk->id = 0;
  399. return 0;
  400. }
  401. static struct clk_ops stm32_clk_ops = {
  402. .of_xlate = stm32_clk_of_xlate,
  403. .enable = stm32_clk_enable,
  404. .get_rate = stm32_clk_get_rate,
  405. .set_rate = stm32_set_rate,
  406. };
  407. U_BOOT_DRIVER(stm32fx_clk) = {
  408. .name = "stm32fx_rcc_clock",
  409. .id = UCLASS_CLK,
  410. .ops = &stm32_clk_ops,
  411. .probe = stm32_clk_probe,
  412. .priv_auto_alloc_size = sizeof(struct stm32_clk),
  413. .flags = DM_FLAG_PRE_RELOC,
  414. };