realtek.c 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317
  1. /*
  2. * RealTek PHY drivers
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. *
  6. * Copyright 2010-2011, 2015 Freescale Semiconductor, Inc.
  7. * author Andy Fleming
  8. * Copyright 2016 Karsten Merker <merker@debian.org>
  9. */
  10. #include <config.h>
  11. #include <common.h>
  12. #include <linux/bitops.h>
  13. #include <phy.h>
  14. #define PHY_RTL8211x_FORCE_MASTER BIT(1)
  15. #define PHY_AUTONEGOTIATE_TIMEOUT 5000
  16. /* RTL8211x 1000BASE-T Control Register */
  17. #define MIIM_RTL8211x_CTRL1000T_MSCE BIT(12);
  18. #define MIIM_RTL8211x_CTRL1000T_MASTER BIT(11);
  19. /* RTL8211x PHY Status Register */
  20. #define MIIM_RTL8211x_PHY_STATUS 0x11
  21. #define MIIM_RTL8211x_PHYSTAT_SPEED 0xc000
  22. #define MIIM_RTL8211x_PHYSTAT_GBIT 0x8000
  23. #define MIIM_RTL8211x_PHYSTAT_100 0x4000
  24. #define MIIM_RTL8211x_PHYSTAT_DUPLEX 0x2000
  25. #define MIIM_RTL8211x_PHYSTAT_SPDDONE 0x0800
  26. #define MIIM_RTL8211x_PHYSTAT_LINK 0x0400
  27. /* RTL8211x PHY Interrupt Enable Register */
  28. #define MIIM_RTL8211x_PHY_INER 0x12
  29. #define MIIM_RTL8211x_PHY_INTR_ENA 0x9f01
  30. #define MIIM_RTL8211x_PHY_INTR_DIS 0x0000
  31. /* RTL8211x PHY Interrupt Status Register */
  32. #define MIIM_RTL8211x_PHY_INSR 0x13
  33. /* RTL8211F PHY Status Register */
  34. #define MIIM_RTL8211F_PHY_STATUS 0x1a
  35. #define MIIM_RTL8211F_AUTONEG_ENABLE 0x1000
  36. #define MIIM_RTL8211F_PHYSTAT_SPEED 0x0030
  37. #define MIIM_RTL8211F_PHYSTAT_GBIT 0x0020
  38. #define MIIM_RTL8211F_PHYSTAT_100 0x0010
  39. #define MIIM_RTL8211F_PHYSTAT_DUPLEX 0x0008
  40. #define MIIM_RTL8211F_PHYSTAT_SPDDONE 0x0800
  41. #define MIIM_RTL8211F_PHYSTAT_LINK 0x0004
  42. #define MIIM_RTL8211F_PAGE_SELECT 0x1f
  43. #define MIIM_RTL8211F_TX_DELAY 0x100
  44. #define MIIM_RTL8211F_LCR 0x10
  45. static int rtl8211b_probe(struct phy_device *phydev)
  46. {
  47. #ifdef CONFIG_RTL8211X_PHY_FORCE_MASTER
  48. phydev->flags |= PHY_RTL8211x_FORCE_MASTER;
  49. #endif
  50. return 0;
  51. }
  52. /* RealTek RTL8211x */
  53. static int rtl8211x_config(struct phy_device *phydev)
  54. {
  55. phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR, BMCR_RESET);
  56. /* mask interrupt at init; if the interrupt is
  57. * needed indeed, it should be explicitly enabled
  58. */
  59. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_RTL8211x_PHY_INER,
  60. MIIM_RTL8211x_PHY_INTR_DIS);
  61. if (phydev->flags & PHY_RTL8211x_FORCE_MASTER) {
  62. unsigned int reg;
  63. reg = phy_read(phydev, MDIO_DEVAD_NONE, MII_CTRL1000);
  64. /* force manual master/slave configuration */
  65. reg |= MIIM_RTL8211x_CTRL1000T_MSCE;
  66. /* force master mode */
  67. reg |= MIIM_RTL8211x_CTRL1000T_MASTER;
  68. phy_write(phydev, MDIO_DEVAD_NONE, MII_CTRL1000, reg);
  69. }
  70. /* read interrupt status just to clear it */
  71. phy_read(phydev, MDIO_DEVAD_NONE, MIIM_RTL8211x_PHY_INER);
  72. genphy_config_aneg(phydev);
  73. return 0;
  74. }
  75. static int rtl8211f_config(struct phy_device *phydev)
  76. {
  77. u16 reg;
  78. phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR, BMCR_RESET);
  79. phy_write(phydev, MDIO_DEVAD_NONE,
  80. MIIM_RTL8211F_PAGE_SELECT, 0xd08);
  81. reg = phy_read(phydev, MDIO_DEVAD_NONE, 0x11);
  82. /* enable TX-delay for rgmii-id and rgmii-txid, otherwise disable it */
  83. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID ||
  84. phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
  85. reg |= MIIM_RTL8211F_TX_DELAY;
  86. else
  87. reg &= ~MIIM_RTL8211F_TX_DELAY;
  88. phy_write(phydev, MDIO_DEVAD_NONE, 0x11, reg);
  89. /* restore to default page 0 */
  90. phy_write(phydev, MDIO_DEVAD_NONE,
  91. MIIM_RTL8211F_PAGE_SELECT, 0x0);
  92. /* Set green LED for Link, yellow LED for Active */
  93. phy_write(phydev, MDIO_DEVAD_NONE,
  94. MIIM_RTL8211F_PAGE_SELECT, 0xd04);
  95. phy_write(phydev, MDIO_DEVAD_NONE, 0x10, 0x617f);
  96. phy_write(phydev, MDIO_DEVAD_NONE,
  97. MIIM_RTL8211F_PAGE_SELECT, 0x0);
  98. genphy_config_aneg(phydev);
  99. return 0;
  100. }
  101. static int rtl8211x_parse_status(struct phy_device *phydev)
  102. {
  103. unsigned int speed;
  104. unsigned int mii_reg;
  105. mii_reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_RTL8211x_PHY_STATUS);
  106. if (!(mii_reg & MIIM_RTL8211x_PHYSTAT_SPDDONE)) {
  107. int i = 0;
  108. /* in case of timeout ->link is cleared */
  109. phydev->link = 1;
  110. puts("Waiting for PHY realtime link");
  111. while (!(mii_reg & MIIM_RTL8211x_PHYSTAT_SPDDONE)) {
  112. /* Timeout reached ? */
  113. if (i > PHY_AUTONEGOTIATE_TIMEOUT) {
  114. puts(" TIMEOUT !\n");
  115. phydev->link = 0;
  116. break;
  117. }
  118. if ((i++ % 1000) == 0)
  119. putc('.');
  120. udelay(1000); /* 1 ms */
  121. mii_reg = phy_read(phydev, MDIO_DEVAD_NONE,
  122. MIIM_RTL8211x_PHY_STATUS);
  123. }
  124. puts(" done\n");
  125. udelay(500000); /* another 500 ms (results in faster booting) */
  126. } else {
  127. if (mii_reg & MIIM_RTL8211x_PHYSTAT_LINK)
  128. phydev->link = 1;
  129. else
  130. phydev->link = 0;
  131. }
  132. if (mii_reg & MIIM_RTL8211x_PHYSTAT_DUPLEX)
  133. phydev->duplex = DUPLEX_FULL;
  134. else
  135. phydev->duplex = DUPLEX_HALF;
  136. speed = (mii_reg & MIIM_RTL8211x_PHYSTAT_SPEED);
  137. switch (speed) {
  138. case MIIM_RTL8211x_PHYSTAT_GBIT:
  139. phydev->speed = SPEED_1000;
  140. break;
  141. case MIIM_RTL8211x_PHYSTAT_100:
  142. phydev->speed = SPEED_100;
  143. break;
  144. default:
  145. phydev->speed = SPEED_10;
  146. }
  147. return 0;
  148. }
  149. static int rtl8211f_parse_status(struct phy_device *phydev)
  150. {
  151. unsigned int speed;
  152. unsigned int mii_reg;
  153. int i = 0;
  154. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_RTL8211F_PAGE_SELECT, 0xa43);
  155. mii_reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_RTL8211F_PHY_STATUS);
  156. phydev->link = 1;
  157. while (!(mii_reg & MIIM_RTL8211F_PHYSTAT_LINK)) {
  158. if (i > PHY_AUTONEGOTIATE_TIMEOUT) {
  159. puts(" TIMEOUT !\n");
  160. phydev->link = 0;
  161. break;
  162. }
  163. if ((i++ % 1000) == 0)
  164. putc('.');
  165. udelay(1000);
  166. mii_reg = phy_read(phydev, MDIO_DEVAD_NONE,
  167. MIIM_RTL8211F_PHY_STATUS);
  168. }
  169. if (mii_reg & MIIM_RTL8211F_PHYSTAT_DUPLEX)
  170. phydev->duplex = DUPLEX_FULL;
  171. else
  172. phydev->duplex = DUPLEX_HALF;
  173. speed = (mii_reg & MIIM_RTL8211F_PHYSTAT_SPEED);
  174. switch (speed) {
  175. case MIIM_RTL8211F_PHYSTAT_GBIT:
  176. phydev->speed = SPEED_1000;
  177. break;
  178. case MIIM_RTL8211F_PHYSTAT_100:
  179. phydev->speed = SPEED_100;
  180. break;
  181. default:
  182. phydev->speed = SPEED_10;
  183. }
  184. return 0;
  185. }
  186. static int rtl8211x_startup(struct phy_device *phydev)
  187. {
  188. int ret;
  189. /* Read the Status (2x to make sure link is right) */
  190. ret = genphy_update_link(phydev);
  191. if (ret)
  192. return ret;
  193. return rtl8211x_parse_status(phydev);
  194. }
  195. static int rtl8211e_startup(struct phy_device *phydev)
  196. {
  197. int ret;
  198. ret = genphy_update_link(phydev);
  199. if (ret)
  200. return ret;
  201. return genphy_parse_link(phydev);
  202. }
  203. static int rtl8211f_startup(struct phy_device *phydev)
  204. {
  205. int ret;
  206. /* Read the Status (2x to make sure link is right) */
  207. ret = genphy_update_link(phydev);
  208. if (ret)
  209. return ret;
  210. /* Read the Status (2x to make sure link is right) */
  211. return rtl8211f_parse_status(phydev);
  212. }
  213. /* Support for RTL8211B PHY */
  214. static struct phy_driver RTL8211B_driver = {
  215. .name = "RealTek RTL8211B",
  216. .uid = 0x1cc912,
  217. .mask = 0xffffff,
  218. .features = PHY_GBIT_FEATURES,
  219. .probe = &rtl8211b_probe,
  220. .config = &rtl8211x_config,
  221. .startup = &rtl8211x_startup,
  222. .shutdown = &genphy_shutdown,
  223. };
  224. /* Support for RTL8211E-VB-CG, RTL8211E-VL-CG and RTL8211EG-VB-CG PHYs */
  225. static struct phy_driver RTL8211E_driver = {
  226. .name = "RealTek RTL8211E",
  227. .uid = 0x1cc915,
  228. .mask = 0xffffff,
  229. .features = PHY_GBIT_FEATURES,
  230. .config = &rtl8211x_config,
  231. .startup = &rtl8211e_startup,
  232. .shutdown = &genphy_shutdown,
  233. };
  234. /* Support for RTL8211DN PHY */
  235. static struct phy_driver RTL8211DN_driver = {
  236. .name = "RealTek RTL8211DN",
  237. .uid = 0x1cc914,
  238. .mask = 0xffffff,
  239. .features = PHY_GBIT_FEATURES,
  240. .config = &rtl8211x_config,
  241. .startup = &rtl8211x_startup,
  242. .shutdown = &genphy_shutdown,
  243. };
  244. /* Support for RTL8211F PHY */
  245. static struct phy_driver RTL8211F_driver = {
  246. .name = "RealTek RTL8211F",
  247. .uid = 0x1cc916,
  248. .mask = 0xffffff,
  249. .features = PHY_GBIT_FEATURES,
  250. .config = &rtl8211f_config,
  251. .startup = &rtl8211f_startup,
  252. .shutdown = &genphy_shutdown,
  253. };
  254. int phy_realtek_init(void)
  255. {
  256. phy_register(&RTL8211B_driver);
  257. phy_register(&RTL8211E_driver);
  258. phy_register(&RTL8211F_driver);
  259. phy_register(&RTL8211DN_driver);
  260. return 0;
  261. }