wandboard.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2013 Freescale Semiconductor, Inc.
  4. * Copyright (C) 2014 O.S. Systems Software LTDA.
  5. *
  6. * Author: Fabio Estevam <fabio.estevam@freescale.com>
  7. */
  8. #include <asm/arch/clock.h>
  9. #include <asm/arch/crm_regs.h>
  10. #include <asm/arch/iomux.h>
  11. #include <asm/arch/imx-regs.h>
  12. #include <asm/arch/mx6-pins.h>
  13. #include <asm/arch/mxc_hdmi.h>
  14. #include <asm/arch/sys_proto.h>
  15. #include <asm/gpio.h>
  16. #include <asm/mach-imx/iomux-v3.h>
  17. #include <asm/mach-imx/mxc_i2c.h>
  18. #include <asm/mach-imx/boot_mode.h>
  19. #include <asm/mach-imx/video.h>
  20. #include <asm/mach-imx/sata.h>
  21. #include <asm/io.h>
  22. #include <linux/sizes.h>
  23. #include <common.h>
  24. #include <fsl_esdhc.h>
  25. #include <mmc.h>
  26. #include <miiphy.h>
  27. #include <netdev.h>
  28. #include <phy.h>
  29. #include <i2c.h>
  30. #include <power/pmic.h>
  31. #include <power/pfuze100_pmic.h>
  32. DECLARE_GLOBAL_DATA_PTR;
  33. #define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
  34. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
  35. PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  36. #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP | \
  37. PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm | \
  38. PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  39. #define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
  40. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
  41. #define I2C_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
  42. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
  43. PAD_CTL_ODE | PAD_CTL_SRE_FAST)
  44. #define USDHC1_CD_GPIO IMX_GPIO_NR(1, 2)
  45. #define USDHC3_CD_GPIO IMX_GPIO_NR(3, 9)
  46. #define ETH_PHY_RESET IMX_GPIO_NR(3, 29)
  47. #define ETH_PHY_AR8035_POWER IMX_GPIO_NR(7, 13)
  48. #define REV_DETECTION IMX_GPIO_NR(2, 28)
  49. static bool with_pmic;
  50. int dram_init(void)
  51. {
  52. gd->ram_size = imx_ddr_size();
  53. return 0;
  54. }
  55. static iomux_v3_cfg_t const uart1_pads[] = {
  56. IOMUX_PADS(PAD_CSI0_DAT10__UART1_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL)),
  57. IOMUX_PADS(PAD_CSI0_DAT11__UART1_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL)),
  58. };
  59. static iomux_v3_cfg_t const usdhc1_pads[] = {
  60. IOMUX_PADS(PAD_SD1_CLK__SD1_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
  61. IOMUX_PADS(PAD_SD1_CMD__SD1_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
  62. IOMUX_PADS(PAD_SD1_DAT0__SD1_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
  63. IOMUX_PADS(PAD_SD1_DAT1__SD1_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
  64. IOMUX_PADS(PAD_SD1_DAT2__SD1_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
  65. IOMUX_PADS(PAD_SD1_DAT3__SD1_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
  66. /* Carrier MicroSD Card Detect */
  67. IOMUX_PADS(PAD_GPIO_2__GPIO1_IO02 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  68. };
  69. static iomux_v3_cfg_t const usdhc3_pads[] = {
  70. IOMUX_PADS(PAD_SD3_CLK__SD3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
  71. IOMUX_PADS(PAD_SD3_CMD__SD3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
  72. IOMUX_PADS(PAD_SD3_DAT0__SD3_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
  73. IOMUX_PADS(PAD_SD3_DAT1__SD3_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
  74. IOMUX_PADS(PAD_SD3_DAT2__SD3_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
  75. IOMUX_PADS(PAD_SD3_DAT3__SD3_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
  76. /* SOM MicroSD Card Detect */
  77. IOMUX_PADS(PAD_EIM_DA9__GPIO3_IO09 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  78. };
  79. static iomux_v3_cfg_t const enet_pads[] = {
  80. IOMUX_PADS(PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  81. IOMUX_PADS(PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  82. IOMUX_PADS(PAD_RGMII_TXC__RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  83. IOMUX_PADS(PAD_RGMII_TD0__RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  84. IOMUX_PADS(PAD_RGMII_TD1__RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  85. IOMUX_PADS(PAD_RGMII_TD2__RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  86. IOMUX_PADS(PAD_RGMII_TD3__RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  87. IOMUX_PADS(PAD_RGMII_TX_CTL__RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  88. IOMUX_PADS(PAD_ENET_REF_CLK__ENET_TX_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  89. IOMUX_PADS(PAD_RGMII_RXC__RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  90. IOMUX_PADS(PAD_RGMII_RD0__RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  91. IOMUX_PADS(PAD_RGMII_RD1__RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  92. IOMUX_PADS(PAD_RGMII_RD2__RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  93. IOMUX_PADS(PAD_RGMII_RD3__RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  94. IOMUX_PADS(PAD_RGMII_RX_CTL__RGMII_RX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  95. /* AR8031 PHY Reset */
  96. IOMUX_PADS(PAD_EIM_D29__GPIO3_IO29 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  97. };
  98. static iomux_v3_cfg_t const enet_ar8035_power_pads[] = {
  99. /* AR8035 POWER */
  100. IOMUX_PADS(PAD_GPIO_18__GPIO7_IO13 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  101. };
  102. static iomux_v3_cfg_t const rev_detection_pad[] = {
  103. IOMUX_PADS(PAD_EIM_EB0__GPIO2_IO28 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  104. };
  105. static void setup_iomux_uart(void)
  106. {
  107. SETUP_IOMUX_PADS(uart1_pads);
  108. }
  109. static void setup_iomux_enet(void)
  110. {
  111. SETUP_IOMUX_PADS(enet_pads);
  112. if (with_pmic) {
  113. SETUP_IOMUX_PADS(enet_ar8035_power_pads);
  114. /* enable AR8035 POWER */
  115. gpio_direction_output(ETH_PHY_AR8035_POWER, 0);
  116. }
  117. /* wait until 3.3V of PHY and clock become stable */
  118. mdelay(10);
  119. /* Reset AR8031 PHY */
  120. gpio_direction_output(ETH_PHY_RESET, 0);
  121. mdelay(10);
  122. gpio_set_value(ETH_PHY_RESET, 1);
  123. udelay(100);
  124. }
  125. static struct fsl_esdhc_cfg usdhc_cfg[2] = {
  126. {USDHC3_BASE_ADDR},
  127. {USDHC1_BASE_ADDR},
  128. };
  129. int board_mmc_getcd(struct mmc *mmc)
  130. {
  131. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  132. int ret = 0;
  133. switch (cfg->esdhc_base) {
  134. case USDHC1_BASE_ADDR:
  135. ret = !gpio_get_value(USDHC1_CD_GPIO);
  136. break;
  137. case USDHC3_BASE_ADDR:
  138. ret = !gpio_get_value(USDHC3_CD_GPIO);
  139. break;
  140. }
  141. return ret;
  142. }
  143. int board_mmc_init(bd_t *bis)
  144. {
  145. int ret;
  146. u32 index = 0;
  147. /*
  148. * Following map is done:
  149. * (U-Boot device node) (Physical Port)
  150. * mmc0 SOM MicroSD
  151. * mmc1 Carrier board MicroSD
  152. */
  153. for (index = 0; index < CONFIG_SYS_FSL_USDHC_NUM; ++index) {
  154. switch (index) {
  155. case 0:
  156. SETUP_IOMUX_PADS(usdhc3_pads);
  157. usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
  158. usdhc_cfg[0].max_bus_width = 4;
  159. gpio_direction_input(USDHC3_CD_GPIO);
  160. break;
  161. case 1:
  162. SETUP_IOMUX_PADS(usdhc1_pads);
  163. usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
  164. usdhc_cfg[1].max_bus_width = 4;
  165. gpio_direction_input(USDHC1_CD_GPIO);
  166. break;
  167. default:
  168. printf("Warning: you configured more USDHC controllers"
  169. "(%d) then supported by the board (%d)\n",
  170. index + 1, CONFIG_SYS_FSL_USDHC_NUM);
  171. return -EINVAL;
  172. }
  173. ret = fsl_esdhc_initialize(bis, &usdhc_cfg[index]);
  174. if (ret)
  175. return ret;
  176. }
  177. return 0;
  178. }
  179. static int ar8031_phy_fixup(struct phy_device *phydev)
  180. {
  181. unsigned short val;
  182. int mask;
  183. /* To enable AR8031 ouput a 125MHz clk from CLK_25M */
  184. phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x7);
  185. phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x8016);
  186. phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x4007);
  187. val = phy_read(phydev, MDIO_DEVAD_NONE, 0xe);
  188. if (with_pmic)
  189. mask = 0xffe7; /* AR8035 */
  190. else
  191. mask = 0xffe3; /* AR8031 */
  192. val &= mask;
  193. val |= 0x18;
  194. phy_write(phydev, MDIO_DEVAD_NONE, 0xe, val);
  195. /* introduce tx clock delay */
  196. phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x5);
  197. val = phy_read(phydev, MDIO_DEVAD_NONE, 0x1e);
  198. val |= 0x0100;
  199. phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, val);
  200. return 0;
  201. }
  202. int board_phy_config(struct phy_device *phydev)
  203. {
  204. ar8031_phy_fixup(phydev);
  205. if (phydev->drv->config)
  206. phydev->drv->config(phydev);
  207. return 0;
  208. }
  209. #if defined(CONFIG_VIDEO_IPUV3)
  210. struct i2c_pads_info mx6q_i2c2_pad_info = {
  211. .scl = {
  212. .i2c_mode = MX6Q_PAD_KEY_COL3__I2C2_SCL
  213. | MUX_PAD_CTRL(I2C_PAD_CTRL),
  214. .gpio_mode = MX6Q_PAD_KEY_COL3__GPIO4_IO12
  215. | MUX_PAD_CTRL(I2C_PAD_CTRL),
  216. .gp = IMX_GPIO_NR(4, 12)
  217. },
  218. .sda = {
  219. .i2c_mode = MX6Q_PAD_KEY_ROW3__I2C2_SDA
  220. | MUX_PAD_CTRL(I2C_PAD_CTRL),
  221. .gpio_mode = MX6Q_PAD_KEY_ROW3__GPIO4_IO13
  222. | MUX_PAD_CTRL(I2C_PAD_CTRL),
  223. .gp = IMX_GPIO_NR(4, 13)
  224. }
  225. };
  226. struct i2c_pads_info mx6dl_i2c2_pad_info = {
  227. .scl = {
  228. .i2c_mode = MX6DL_PAD_KEY_COL3__I2C2_SCL
  229. | MUX_PAD_CTRL(I2C_PAD_CTRL),
  230. .gpio_mode = MX6DL_PAD_KEY_COL3__GPIO4_IO12
  231. | MUX_PAD_CTRL(I2C_PAD_CTRL),
  232. .gp = IMX_GPIO_NR(4, 12)
  233. },
  234. .sda = {
  235. .i2c_mode = MX6DL_PAD_KEY_ROW3__I2C2_SDA
  236. | MUX_PAD_CTRL(I2C_PAD_CTRL),
  237. .gpio_mode = MX6DL_PAD_KEY_ROW3__GPIO4_IO13
  238. | MUX_PAD_CTRL(I2C_PAD_CTRL),
  239. .gp = IMX_GPIO_NR(4, 13)
  240. }
  241. };
  242. struct i2c_pads_info mx6q_i2c3_pad_info = {
  243. .scl = {
  244. .i2c_mode = MX6Q_PAD_GPIO_5__I2C3_SCL
  245. | MUX_PAD_CTRL(I2C_PAD_CTRL),
  246. .gpio_mode = MX6Q_PAD_GPIO_5__GPIO1_IO05
  247. | MUX_PAD_CTRL(I2C_PAD_CTRL),
  248. .gp = IMX_GPIO_NR(1, 5)
  249. },
  250. .sda = {
  251. .i2c_mode = MX6Q_PAD_GPIO_16__I2C3_SDA
  252. | MUX_PAD_CTRL(I2C_PAD_CTRL),
  253. .gpio_mode = MX6Q_PAD_GPIO_16__GPIO7_IO11
  254. | MUX_PAD_CTRL(I2C_PAD_CTRL),
  255. .gp = IMX_GPIO_NR(7, 11)
  256. }
  257. };
  258. struct i2c_pads_info mx6dl_i2c3_pad_info = {
  259. .scl = {
  260. .i2c_mode = MX6DL_PAD_GPIO_5__I2C3_SCL
  261. | MUX_PAD_CTRL(I2C_PAD_CTRL),
  262. .gpio_mode = MX6DL_PAD_GPIO_5__GPIO1_IO05
  263. | MUX_PAD_CTRL(I2C_PAD_CTRL),
  264. .gp = IMX_GPIO_NR(1, 5)
  265. },
  266. .sda = {
  267. .i2c_mode = MX6DL_PAD_GPIO_16__I2C3_SDA
  268. | MUX_PAD_CTRL(I2C_PAD_CTRL),
  269. .gpio_mode = MX6DL_PAD_GPIO_16__GPIO7_IO11
  270. | MUX_PAD_CTRL(I2C_PAD_CTRL),
  271. .gp = IMX_GPIO_NR(7, 11)
  272. }
  273. };
  274. static iomux_v3_cfg_t const fwadapt_7wvga_pads[] = {
  275. IOMUX_PADS(PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK),
  276. IOMUX_PADS(PAD_DI0_PIN2__IPU1_DI0_PIN02), /* HSync */
  277. IOMUX_PADS(PAD_DI0_PIN3__IPU1_DI0_PIN03), /* VSync */
  278. IOMUX_PADS(PAD_DI0_PIN4__IPU1_DI0_PIN04 | MUX_PAD_CTRL(PAD_CTL_DSE_120ohm)), /* Contrast */
  279. IOMUX_PADS(PAD_DI0_PIN15__IPU1_DI0_PIN15), /* DISP0_DRDY */
  280. IOMUX_PADS(PAD_DISP0_DAT0__IPU1_DISP0_DATA00),
  281. IOMUX_PADS(PAD_DISP0_DAT1__IPU1_DISP0_DATA01),
  282. IOMUX_PADS(PAD_DISP0_DAT2__IPU1_DISP0_DATA02),
  283. IOMUX_PADS(PAD_DISP0_DAT3__IPU1_DISP0_DATA03),
  284. IOMUX_PADS(PAD_DISP0_DAT4__IPU1_DISP0_DATA04),
  285. IOMUX_PADS(PAD_DISP0_DAT5__IPU1_DISP0_DATA05),
  286. IOMUX_PADS(PAD_DISP0_DAT6__IPU1_DISP0_DATA06),
  287. IOMUX_PADS(PAD_DISP0_DAT7__IPU1_DISP0_DATA07),
  288. IOMUX_PADS(PAD_DISP0_DAT8__IPU1_DISP0_DATA08),
  289. IOMUX_PADS(PAD_DISP0_DAT9__IPU1_DISP0_DATA09),
  290. IOMUX_PADS(PAD_DISP0_DAT10__IPU1_DISP0_DATA10),
  291. IOMUX_PADS(PAD_DISP0_DAT11__IPU1_DISP0_DATA11),
  292. IOMUX_PADS(PAD_DISP0_DAT12__IPU1_DISP0_DATA12),
  293. IOMUX_PADS(PAD_DISP0_DAT13__IPU1_DISP0_DATA13),
  294. IOMUX_PADS(PAD_DISP0_DAT14__IPU1_DISP0_DATA14),
  295. IOMUX_PADS(PAD_DISP0_DAT15__IPU1_DISP0_DATA15),
  296. IOMUX_PADS(PAD_DISP0_DAT16__IPU1_DISP0_DATA16),
  297. IOMUX_PADS(PAD_DISP0_DAT17__IPU1_DISP0_DATA17),
  298. IOMUX_PADS(PAD_SD4_DAT2__GPIO2_IO10 | MUX_PAD_CTRL(NO_PAD_CTRL)), /* DISP0_BKLEN */
  299. IOMUX_PADS(PAD_SD4_DAT3__GPIO2_IO11 | MUX_PAD_CTRL(NO_PAD_CTRL)), /* DISP0_VDDEN */
  300. };
  301. static void do_enable_hdmi(struct display_info_t const *dev)
  302. {
  303. imx_enable_hdmi_phy();
  304. }
  305. static int detect_i2c(struct display_info_t const *dev)
  306. {
  307. return (0 == i2c_set_bus_num(dev->bus)) &&
  308. (0 == i2c_probe(dev->addr));
  309. }
  310. static void enable_fwadapt_7wvga(struct display_info_t const *dev)
  311. {
  312. SETUP_IOMUX_PADS(fwadapt_7wvga_pads);
  313. gpio_direction_output(IMX_GPIO_NR(2, 10), 1);
  314. gpio_direction_output(IMX_GPIO_NR(2, 11), 1);
  315. }
  316. struct display_info_t const displays[] = {{
  317. .bus = -1,
  318. .addr = 0,
  319. .pixfmt = IPU_PIX_FMT_RGB24,
  320. .detect = detect_hdmi,
  321. .enable = do_enable_hdmi,
  322. .mode = {
  323. .name = "HDMI",
  324. .refresh = 60,
  325. .xres = 1024,
  326. .yres = 768,
  327. .pixclock = 15385,
  328. .left_margin = 220,
  329. .right_margin = 40,
  330. .upper_margin = 21,
  331. .lower_margin = 7,
  332. .hsync_len = 60,
  333. .vsync_len = 10,
  334. .sync = FB_SYNC_EXT,
  335. .vmode = FB_VMODE_NONINTERLACED
  336. } }, {
  337. .bus = 1,
  338. .addr = 0x10,
  339. .pixfmt = IPU_PIX_FMT_RGB666,
  340. .detect = detect_i2c,
  341. .enable = enable_fwadapt_7wvga,
  342. .mode = {
  343. .name = "FWBADAPT-LCD-F07A-0102",
  344. .refresh = 60,
  345. .xres = 800,
  346. .yres = 480,
  347. .pixclock = 33260,
  348. .left_margin = 128,
  349. .right_margin = 128,
  350. .upper_margin = 22,
  351. .lower_margin = 22,
  352. .hsync_len = 1,
  353. .vsync_len = 1,
  354. .sync = 0,
  355. .vmode = FB_VMODE_NONINTERLACED
  356. } } };
  357. size_t display_count = ARRAY_SIZE(displays);
  358. static void setup_display(void)
  359. {
  360. struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
  361. int reg;
  362. enable_ipu_clock();
  363. imx_setup_hdmi();
  364. reg = readl(&mxc_ccm->chsccdr);
  365. reg |= (CHSCCDR_CLK_SEL_LDB_DI0
  366. << MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET);
  367. writel(reg, &mxc_ccm->chsccdr);
  368. /* Disable LCD backlight */
  369. SETUP_IOMUX_PAD(PAD_DI0_PIN4__GPIO4_IO20);
  370. gpio_direction_input(IMX_GPIO_NR(4, 20));
  371. }
  372. #endif /* CONFIG_VIDEO_IPUV3 */
  373. int board_eth_init(bd_t *bis)
  374. {
  375. setup_iomux_enet();
  376. return cpu_eth_init(bis);
  377. }
  378. int board_early_init_f(void)
  379. {
  380. setup_iomux_uart();
  381. #ifdef CONFIG_SATA
  382. setup_sata();
  383. #endif
  384. return 0;
  385. }
  386. #define PMIC_I2C_BUS 2
  387. int power_init_board(void)
  388. {
  389. struct pmic *p;
  390. u32 reg;
  391. /* configure PFUZE100 PMIC */
  392. power_pfuze100_init(PMIC_I2C_BUS);
  393. p = pmic_get("PFUZE100");
  394. if (p && !pmic_probe(p)) {
  395. pmic_reg_read(p, PFUZE100_DEVICEID, &reg);
  396. printf("PMIC: PFUZE100 ID=0x%02x\n", reg);
  397. with_pmic = true;
  398. /* Set VGEN2 to 1.5V and enable */
  399. pmic_reg_read(p, PFUZE100_VGEN2VOL, &reg);
  400. reg &= ~(LDO_VOL_MASK);
  401. reg |= (LDOA_1_50V | (1 << (LDO_EN)));
  402. pmic_reg_write(p, PFUZE100_VGEN2VOL, reg);
  403. }
  404. return 0;
  405. }
  406. /*
  407. * Do not overwrite the console
  408. * Use always serial for U-Boot console
  409. */
  410. int overwrite_console(void)
  411. {
  412. return 1;
  413. }
  414. #ifdef CONFIG_CMD_BMODE
  415. static const struct boot_mode board_boot_modes[] = {
  416. /* 4 bit bus width */
  417. {"mmc0", MAKE_CFGVAL(0x40, 0x30, 0x00, 0x00)},
  418. {"mmc1", MAKE_CFGVAL(0x40, 0x20, 0x00, 0x00)},
  419. {NULL, 0},
  420. };
  421. #endif
  422. static bool is_revc1(void)
  423. {
  424. SETUP_IOMUX_PADS(rev_detection_pad);
  425. gpio_direction_input(REV_DETECTION);
  426. if (gpio_get_value(REV_DETECTION))
  427. return true;
  428. else
  429. return false;
  430. }
  431. static bool is_revd1(void)
  432. {
  433. if (with_pmic)
  434. return true;
  435. else
  436. return false;
  437. }
  438. int board_late_init(void)
  439. {
  440. #ifdef CONFIG_CMD_BMODE
  441. add_board_boot_modes(board_boot_modes);
  442. #endif
  443. #ifdef CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
  444. if (is_mx6dqp())
  445. env_set("board_rev", "MX6QP");
  446. else if (is_mx6dq())
  447. env_set("board_rev", "MX6Q");
  448. else
  449. env_set("board_rev", "MX6DL");
  450. if (is_revd1())
  451. env_set("board_name", "D1");
  452. else if (is_revc1())
  453. env_set("board_name", "C1");
  454. else
  455. env_set("board_name", "B1");
  456. #endif
  457. return 0;
  458. }
  459. int board_init(void)
  460. {
  461. /* address of boot parameters */
  462. gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
  463. #if defined(CONFIG_VIDEO_IPUV3)
  464. setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &mx6dl_i2c2_pad_info);
  465. if (is_mx6dq() || is_mx6dqp()) {
  466. setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &mx6q_i2c2_pad_info);
  467. setup_i2c(2, CONFIG_SYS_I2C_SPEED, 0x7f, &mx6q_i2c3_pad_info);
  468. } else {
  469. setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &mx6dl_i2c2_pad_info);
  470. setup_i2c(2, CONFIG_SYS_I2C_SPEED, 0x7f, &mx6dl_i2c3_pad_info);
  471. }
  472. setup_display();
  473. #endif
  474. return 0;
  475. }
  476. int checkboard(void)
  477. {
  478. if (is_revd1())
  479. puts("Board: Wandboard rev D1\n");
  480. else if (is_revc1())
  481. puts("Board: Wandboard rev C1\n");
  482. else
  483. puts("Board: Wandboard rev B1\n");
  484. return 0;
  485. }