mxsmmc.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443
  1. /*
  2. * Freescale i.MX28 SSP MMC driver
  3. *
  4. * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
  5. * on behalf of DENX Software Engineering GmbH
  6. *
  7. * Based on code from LTIB:
  8. * (C) Copyright 2008-2010 Freescale Semiconductor, Inc.
  9. * Terry Lv
  10. *
  11. * Copyright 2007, Freescale Semiconductor, Inc
  12. * Andy Fleming
  13. *
  14. * Based vaguely on the pxa mmc code:
  15. * (C) Copyright 2003
  16. * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
  17. *
  18. * See file CREDITS for list of people who contributed to this
  19. * project.
  20. *
  21. * This program is free software; you can redistribute it and/or
  22. * modify it under the terms of the GNU General Public License as
  23. * published by the Free Software Foundation; either version 2 of
  24. * the License, or (at your option) any later version.
  25. *
  26. * This program is distributed in the hope that it will be useful,
  27. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  28. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  29. * GNU General Public License for more details.
  30. *
  31. * You should have received a copy of the GNU General Public License
  32. * along with this program; if not, write to the Free Software
  33. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  34. * MA 02111-1307 USA
  35. */
  36. #include <common.h>
  37. #include <malloc.h>
  38. #include <mmc.h>
  39. #include <asm/errno.h>
  40. #include <asm/io.h>
  41. #include <asm/arch/clock.h>
  42. #include <asm/arch/imx-regs.h>
  43. #include <asm/arch/sys_proto.h>
  44. #include <asm/imx-common/dma.h>
  45. #include <bouncebuf.h>
  46. struct mxsmmc_priv {
  47. int id;
  48. struct mxs_ssp_regs *regs;
  49. uint32_t buswidth;
  50. int (*mmc_is_wp)(int);
  51. int (*mmc_cd)(int);
  52. struct mxs_dma_desc *desc;
  53. };
  54. #define MXSMMC_MAX_TIMEOUT 10000
  55. #define MXSMMC_SMALL_TRANSFER 512
  56. static int mxsmmc_cd(struct mxsmmc_priv *priv)
  57. {
  58. struct mxs_ssp_regs *ssp_regs = priv->regs;
  59. if (priv->mmc_cd)
  60. return priv->mmc_cd(priv->id);
  61. return !(readl(&ssp_regs->hw_ssp_status) & SSP_STATUS_CARD_DETECT);
  62. }
  63. static int mxsmmc_send_cmd_pio(struct mxsmmc_priv *priv, struct mmc_data *data)
  64. {
  65. struct mxs_ssp_regs *ssp_regs = priv->regs;
  66. uint32_t *data_ptr;
  67. int timeout = MXSMMC_MAX_TIMEOUT;
  68. uint32_t reg;
  69. uint32_t data_count = data->blocksize * data->blocks;
  70. if (data->flags & MMC_DATA_READ) {
  71. data_ptr = (uint32_t *)data->dest;
  72. while (data_count && --timeout) {
  73. reg = readl(&ssp_regs->hw_ssp_status);
  74. if (!(reg & SSP_STATUS_FIFO_EMPTY)) {
  75. *data_ptr++ = readl(&ssp_regs->hw_ssp_data);
  76. data_count -= 4;
  77. timeout = MXSMMC_MAX_TIMEOUT;
  78. } else
  79. udelay(1000);
  80. }
  81. } else {
  82. data_ptr = (uint32_t *)data->src;
  83. timeout *= 100;
  84. while (data_count && --timeout) {
  85. reg = readl(&ssp_regs->hw_ssp_status);
  86. if (!(reg & SSP_STATUS_FIFO_FULL)) {
  87. writel(*data_ptr++, &ssp_regs->hw_ssp_data);
  88. data_count -= 4;
  89. timeout = MXSMMC_MAX_TIMEOUT;
  90. } else
  91. udelay(1000);
  92. }
  93. }
  94. return timeout ? 0 : COMM_ERR;
  95. }
  96. static int mxsmmc_send_cmd_dma(struct mxsmmc_priv *priv, struct mmc_data *data)
  97. {
  98. uint32_t data_count = data->blocksize * data->blocks;
  99. int dmach;
  100. struct mxs_dma_desc *desc = priv->desc;
  101. void *addr;
  102. unsigned int flags;
  103. struct bounce_buffer bbstate;
  104. memset(desc, 0, sizeof(struct mxs_dma_desc));
  105. desc->address = (dma_addr_t)desc;
  106. if (data->flags & MMC_DATA_READ) {
  107. priv->desc->cmd.data = MXS_DMA_DESC_COMMAND_DMA_WRITE;
  108. addr = data->dest;
  109. flags = GEN_BB_WRITE;
  110. } else {
  111. priv->desc->cmd.data = MXS_DMA_DESC_COMMAND_DMA_READ;
  112. addr = (void *)data->src;
  113. flags = GEN_BB_READ;
  114. }
  115. bounce_buffer_start(&bbstate, addr, data_count, flags);
  116. priv->desc->cmd.address = (dma_addr_t)bbstate.bounce_buffer;
  117. priv->desc->cmd.data |= MXS_DMA_DESC_IRQ | MXS_DMA_DESC_DEC_SEM |
  118. (data_count << MXS_DMA_DESC_BYTES_OFFSET);
  119. dmach = MXS_DMA_CHANNEL_AHB_APBH_SSP0 + priv->id;
  120. mxs_dma_desc_append(dmach, priv->desc);
  121. if (mxs_dma_go(dmach)) {
  122. bounce_buffer_stop(&bbstate);
  123. return COMM_ERR;
  124. }
  125. bounce_buffer_stop(&bbstate);
  126. return 0;
  127. }
  128. /*
  129. * Sends a command out on the bus. Takes the mmc pointer,
  130. * a command pointer, and an optional data pointer.
  131. */
  132. static int
  133. mxsmmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data)
  134. {
  135. struct mxsmmc_priv *priv = (struct mxsmmc_priv *)mmc->priv;
  136. struct mxs_ssp_regs *ssp_regs = priv->regs;
  137. uint32_t reg;
  138. int timeout;
  139. uint32_t ctrl0;
  140. int ret;
  141. debug("MMC%d: CMD%d\n", mmc->block_dev.dev, cmd->cmdidx);
  142. /* Check bus busy */
  143. timeout = MXSMMC_MAX_TIMEOUT;
  144. while (--timeout) {
  145. udelay(1000);
  146. reg = readl(&ssp_regs->hw_ssp_status);
  147. if (!(reg &
  148. (SSP_STATUS_BUSY | SSP_STATUS_DATA_BUSY |
  149. SSP_STATUS_CMD_BUSY))) {
  150. break;
  151. }
  152. }
  153. if (!timeout) {
  154. printf("MMC%d: Bus busy timeout!\n", mmc->block_dev.dev);
  155. return TIMEOUT;
  156. }
  157. /* See if card is present */
  158. if (!mxsmmc_cd(priv)) {
  159. printf("MMC%d: No card detected!\n", mmc->block_dev.dev);
  160. return NO_CARD_ERR;
  161. }
  162. /* Start building CTRL0 contents */
  163. ctrl0 = priv->buswidth;
  164. /* Set up command */
  165. if (!(cmd->resp_type & MMC_RSP_CRC))
  166. ctrl0 |= SSP_CTRL0_IGNORE_CRC;
  167. if (cmd->resp_type & MMC_RSP_PRESENT) /* Need to get response */
  168. ctrl0 |= SSP_CTRL0_GET_RESP;
  169. if (cmd->resp_type & MMC_RSP_136) /* It's a 136 bits response */
  170. ctrl0 |= SSP_CTRL0_LONG_RESP;
  171. if (data && (data->blocksize * data->blocks < MXSMMC_SMALL_TRANSFER))
  172. writel(SSP_CTRL1_DMA_ENABLE, &ssp_regs->hw_ssp_ctrl1_clr);
  173. else
  174. writel(SSP_CTRL1_DMA_ENABLE, &ssp_regs->hw_ssp_ctrl1_set);
  175. /* Command index */
  176. reg = readl(&ssp_regs->hw_ssp_cmd0);
  177. reg &= ~(SSP_CMD0_CMD_MASK | SSP_CMD0_APPEND_8CYC);
  178. reg |= cmd->cmdidx << SSP_CMD0_CMD_OFFSET;
  179. if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
  180. reg |= SSP_CMD0_APPEND_8CYC;
  181. writel(reg, &ssp_regs->hw_ssp_cmd0);
  182. /* Command argument */
  183. writel(cmd->cmdarg, &ssp_regs->hw_ssp_cmd1);
  184. /* Set up data */
  185. if (data) {
  186. /* READ or WRITE */
  187. if (data->flags & MMC_DATA_READ) {
  188. ctrl0 |= SSP_CTRL0_READ;
  189. } else if (priv->mmc_is_wp &&
  190. priv->mmc_is_wp(mmc->block_dev.dev)) {
  191. printf("MMC%d: Can not write a locked card!\n",
  192. mmc->block_dev.dev);
  193. return UNUSABLE_ERR;
  194. }
  195. ctrl0 |= SSP_CTRL0_DATA_XFER;
  196. reg = data->blocksize * data->blocks;
  197. #if defined(CONFIG_MX23)
  198. ctrl0 |= reg & SSP_CTRL0_XFER_COUNT_MASK;
  199. clrsetbits_le32(&ssp_regs->hw_ssp_cmd0,
  200. SSP_CMD0_BLOCK_SIZE_MASK | SSP_CMD0_BLOCK_COUNT_MASK,
  201. ((data->blocks - 1) << SSP_CMD0_BLOCK_COUNT_OFFSET) |
  202. ((ffs(data->blocksize) - 1) <<
  203. SSP_CMD0_BLOCK_SIZE_OFFSET));
  204. #elif defined(CONFIG_MX28)
  205. writel(reg, &ssp_regs->hw_ssp_xfer_size);
  206. reg = ((data->blocks - 1) <<
  207. SSP_BLOCK_SIZE_BLOCK_COUNT_OFFSET) |
  208. ((ffs(data->blocksize) - 1) <<
  209. SSP_BLOCK_SIZE_BLOCK_SIZE_OFFSET);
  210. writel(reg, &ssp_regs->hw_ssp_block_size);
  211. #endif
  212. }
  213. /* Kick off the command */
  214. ctrl0 |= SSP_CTRL0_WAIT_FOR_IRQ | SSP_CTRL0_ENABLE | SSP_CTRL0_RUN;
  215. writel(ctrl0, &ssp_regs->hw_ssp_ctrl0);
  216. /* Wait for the command to complete */
  217. timeout = MXSMMC_MAX_TIMEOUT;
  218. while (--timeout) {
  219. udelay(1000);
  220. reg = readl(&ssp_regs->hw_ssp_status);
  221. if (!(reg & SSP_STATUS_CMD_BUSY))
  222. break;
  223. }
  224. if (!timeout) {
  225. printf("MMC%d: Command %d busy\n",
  226. mmc->block_dev.dev, cmd->cmdidx);
  227. return TIMEOUT;
  228. }
  229. /* Check command timeout */
  230. if (reg & SSP_STATUS_RESP_TIMEOUT) {
  231. printf("MMC%d: Command %d timeout (status 0x%08x)\n",
  232. mmc->block_dev.dev, cmd->cmdidx, reg);
  233. return TIMEOUT;
  234. }
  235. /* Check command errors */
  236. if (reg & (SSP_STATUS_RESP_CRC_ERR | SSP_STATUS_RESP_ERR)) {
  237. printf("MMC%d: Command %d error (status 0x%08x)!\n",
  238. mmc->block_dev.dev, cmd->cmdidx, reg);
  239. return COMM_ERR;
  240. }
  241. /* Copy response to response buffer */
  242. if (cmd->resp_type & MMC_RSP_136) {
  243. cmd->response[3] = readl(&ssp_regs->hw_ssp_sdresp0);
  244. cmd->response[2] = readl(&ssp_regs->hw_ssp_sdresp1);
  245. cmd->response[1] = readl(&ssp_regs->hw_ssp_sdresp2);
  246. cmd->response[0] = readl(&ssp_regs->hw_ssp_sdresp3);
  247. } else
  248. cmd->response[0] = readl(&ssp_regs->hw_ssp_sdresp0);
  249. /* Return if no data to process */
  250. if (!data)
  251. return 0;
  252. if (data->blocksize * data->blocks < MXSMMC_SMALL_TRANSFER) {
  253. ret = mxsmmc_send_cmd_pio(priv, data);
  254. if (ret) {
  255. printf("MMC%d: Data timeout with command %d "
  256. "(status 0x%08x)!\n",
  257. mmc->block_dev.dev, cmd->cmdidx, reg);
  258. return ret;
  259. }
  260. } else {
  261. ret = mxsmmc_send_cmd_dma(priv, data);
  262. if (ret) {
  263. printf("MMC%d: DMA transfer failed\n",
  264. mmc->block_dev.dev);
  265. return ret;
  266. }
  267. }
  268. /* Check data errors */
  269. reg = readl(&ssp_regs->hw_ssp_status);
  270. if (reg &
  271. (SSP_STATUS_TIMEOUT | SSP_STATUS_DATA_CRC_ERR |
  272. SSP_STATUS_FIFO_OVRFLW | SSP_STATUS_FIFO_UNDRFLW)) {
  273. printf("MMC%d: Data error with command %d (status 0x%08x)!\n",
  274. mmc->block_dev.dev, cmd->cmdidx, reg);
  275. return COMM_ERR;
  276. }
  277. return 0;
  278. }
  279. static void mxsmmc_set_ios(struct mmc *mmc)
  280. {
  281. struct mxsmmc_priv *priv = (struct mxsmmc_priv *)mmc->priv;
  282. struct mxs_ssp_regs *ssp_regs = priv->regs;
  283. /* Set the clock speed */
  284. if (mmc->clock)
  285. mxs_set_ssp_busclock(priv->id, mmc->clock / 1000);
  286. switch (mmc->bus_width) {
  287. case 1:
  288. priv->buswidth = SSP_CTRL0_BUS_WIDTH_ONE_BIT;
  289. break;
  290. case 4:
  291. priv->buswidth = SSP_CTRL0_BUS_WIDTH_FOUR_BIT;
  292. break;
  293. case 8:
  294. priv->buswidth = SSP_CTRL0_BUS_WIDTH_EIGHT_BIT;
  295. break;
  296. }
  297. /* Set the bus width */
  298. clrsetbits_le32(&ssp_regs->hw_ssp_ctrl0,
  299. SSP_CTRL0_BUS_WIDTH_MASK, priv->buswidth);
  300. debug("MMC%d: Set %d bits bus width\n",
  301. mmc->block_dev.dev, mmc->bus_width);
  302. }
  303. static int mxsmmc_init(struct mmc *mmc)
  304. {
  305. struct mxsmmc_priv *priv = (struct mxsmmc_priv *)mmc->priv;
  306. struct mxs_ssp_regs *ssp_regs = priv->regs;
  307. /* Reset SSP */
  308. mxs_reset_block(&ssp_regs->hw_ssp_ctrl0_reg);
  309. /* Reconfigure the SSP block for MMC operation */
  310. writel(SSP_CTRL1_SSP_MODE_SD_MMC |
  311. SSP_CTRL1_WORD_LENGTH_EIGHT_BITS |
  312. SSP_CTRL1_DMA_ENABLE |
  313. SSP_CTRL1_POLARITY |
  314. SSP_CTRL1_RECV_TIMEOUT_IRQ_EN |
  315. SSP_CTRL1_DATA_CRC_IRQ_EN |
  316. SSP_CTRL1_DATA_TIMEOUT_IRQ_EN |
  317. SSP_CTRL1_RESP_TIMEOUT_IRQ_EN |
  318. SSP_CTRL1_RESP_ERR_IRQ_EN,
  319. &ssp_regs->hw_ssp_ctrl1_set);
  320. /* Set initial bit clock 400 KHz */
  321. mxs_set_ssp_busclock(priv->id, 400);
  322. /* Send initial 74 clock cycles (185 us @ 400 KHz)*/
  323. writel(SSP_CMD0_CONT_CLKING_EN, &ssp_regs->hw_ssp_cmd0_set);
  324. udelay(200);
  325. writel(SSP_CMD0_CONT_CLKING_EN, &ssp_regs->hw_ssp_cmd0_clr);
  326. return 0;
  327. }
  328. int mxsmmc_initialize(bd_t *bis, int id, int (*wp)(int), int (*cd)(int))
  329. {
  330. struct mmc *mmc = NULL;
  331. struct mxsmmc_priv *priv = NULL;
  332. int ret;
  333. const unsigned int mxsmmc_clk_id = mxs_ssp_clock_by_bus(id);
  334. if (!mxs_ssp_bus_id_valid(id))
  335. return -ENODEV;
  336. mmc = malloc(sizeof(struct mmc));
  337. if (!mmc)
  338. return -ENOMEM;
  339. priv = malloc(sizeof(struct mxsmmc_priv));
  340. if (!priv) {
  341. free(mmc);
  342. return -ENOMEM;
  343. }
  344. priv->desc = mxs_dma_desc_alloc();
  345. if (!priv->desc) {
  346. free(priv);
  347. free(mmc);
  348. return -ENOMEM;
  349. }
  350. ret = mxs_dma_init_channel(MXS_DMA_CHANNEL_AHB_APBH_SSP0 + id);
  351. if (ret)
  352. return ret;
  353. priv->mmc_is_wp = wp;
  354. priv->mmc_cd = cd;
  355. priv->id = id;
  356. priv->regs = mxs_ssp_regs_by_bus(id);
  357. sprintf(mmc->name, "MXS MMC");
  358. mmc->send_cmd = mxsmmc_send_cmd;
  359. mmc->set_ios = mxsmmc_set_ios;
  360. mmc->init = mxsmmc_init;
  361. mmc->getcd = NULL;
  362. mmc->getwp = NULL;
  363. mmc->priv = priv;
  364. mmc->voltages = MMC_VDD_32_33 | MMC_VDD_33_34;
  365. mmc->host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT |
  366. MMC_MODE_HS_52MHz | MMC_MODE_HS;
  367. /*
  368. * SSPCLK = 480 * 18 / 29 / 1 = 297.731 MHz
  369. * SSP bit rate = SSPCLK / (CLOCK_DIVIDE * (1 + CLOCK_RATE)),
  370. * CLOCK_DIVIDE has to be an even value from 2 to 254, and
  371. * CLOCK_RATE could be any integer from 0 to 255.
  372. */
  373. mmc->f_min = 400000;
  374. mmc->f_max = mxc_get_clock(MXC_SSP0_CLK + mxsmmc_clk_id) * 1000 / 2;
  375. mmc->b_max = 0x20;
  376. mmc_register(mmc);
  377. return 0;
  378. }