fsl_ifc.h 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007
  1. /*
  2. * Copyright 2010-2011 Freescale Semiconductor, Inc.
  3. * Author: Dipen Dudhat <dipen.dudhat@freescale.com>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #ifndef __FSL_IFC_H
  8. #define __FSL_IFC_H
  9. #ifdef CONFIG_FSL_IFC
  10. #include <config.h>
  11. #include <common.h>
  12. #ifdef CONFIG_SYS_FSL_IFC_LE
  13. #define ifc_in32(a) in_le32(a)
  14. #define ifc_out32(a, v) out_le32(a, v)
  15. #define ifc_in16(a) in_le16(a)
  16. #elif defined(CONFIG_SYS_FSL_IFC_BE)
  17. #define ifc_in32(a) in_be32(a)
  18. #define ifc_out32(a, v) out_be32(a, v)
  19. #define ifc_in16(a) in_be16(a)
  20. #else
  21. #error Neither CONFIG_SYS_FSL_IFC_LE nor CONFIG_SYS_FSL_IFC_BE is defined
  22. #endif
  23. /*
  24. * CSPR - Chip Select Property Register
  25. */
  26. #define CSPR_BA 0xFFFF0000
  27. #define CSPR_BA_SHIFT 16
  28. #define CSPR_PORT_SIZE 0x00000180
  29. #define CSPR_PORT_SIZE_SHIFT 7
  30. /* Port Size 8 bit */
  31. #define CSPR_PORT_SIZE_8 0x00000080
  32. /* Port Size 16 bit */
  33. #define CSPR_PORT_SIZE_16 0x00000100
  34. /* Port Size 32 bit */
  35. #define CSPR_PORT_SIZE_32 0x00000180
  36. /* Write Protect */
  37. #define CSPR_WP 0x00000040
  38. #define CSPR_WP_SHIFT 6
  39. /* Machine Select */
  40. #define CSPR_MSEL 0x00000006
  41. #define CSPR_MSEL_SHIFT 1
  42. /* NOR */
  43. #define CSPR_MSEL_NOR 0x00000000
  44. /* NAND */
  45. #define CSPR_MSEL_NAND 0x00000002
  46. /* GPCM */
  47. #define CSPR_MSEL_GPCM 0x00000004
  48. /* Bank Valid */
  49. #define CSPR_V 0x00000001
  50. #define CSPR_V_SHIFT 0
  51. /* Convert an address into the right format for the CSPR Registers */
  52. #define CSPR_PHYS_ADDR(x) (((uint64_t)x) & 0xffff0000)
  53. /*
  54. * Address Mask Register
  55. */
  56. #define IFC_AMASK_MASK 0xFFFF0000
  57. #define IFC_AMASK_SHIFT 16
  58. #define IFC_AMASK(n) (IFC_AMASK_MASK << \
  59. (__ilog2(n) - IFC_AMASK_SHIFT))
  60. /*
  61. * Chip Select Option Register IFC_NAND Machine
  62. */
  63. /* Enable ECC Encoder */
  64. #define CSOR_NAND_ECC_ENC_EN 0x80000000
  65. #define CSOR_NAND_ECC_MODE_MASK 0x30000000
  66. /* 4 bit correction per 520 Byte sector */
  67. #define CSOR_NAND_ECC_MODE_4 0x00000000
  68. /* 8 bit correction per 528 Byte sector */
  69. #define CSOR_NAND_ECC_MODE_8 0x10000000
  70. /* Enable ECC Decoder */
  71. #define CSOR_NAND_ECC_DEC_EN 0x04000000
  72. /* Row Address Length */
  73. #define CSOR_NAND_RAL_MASK 0x01800000
  74. #define CSOR_NAND_RAL_SHIFT 20
  75. #define CSOR_NAND_RAL_1 0x00000000
  76. #define CSOR_NAND_RAL_2 0x00800000
  77. #define CSOR_NAND_RAL_3 0x01000000
  78. #define CSOR_NAND_RAL_4 0x01800000
  79. /* Page Size 512b, 2k, 4k */
  80. #define CSOR_NAND_PGS_MASK 0x00180000
  81. #define CSOR_NAND_PGS_SHIFT 16
  82. #define CSOR_NAND_PGS_512 0x00000000
  83. #define CSOR_NAND_PGS_2K 0x00080000
  84. #define CSOR_NAND_PGS_4K 0x00100000
  85. #define CSOR_NAND_PGS_8K 0x00180000
  86. /* Spare region Size */
  87. #define CSOR_NAND_SPRZ_MASK 0x0000E000
  88. #define CSOR_NAND_SPRZ_SHIFT 13
  89. #define CSOR_NAND_SPRZ_16 0x00000000
  90. #define CSOR_NAND_SPRZ_64 0x00002000
  91. #define CSOR_NAND_SPRZ_128 0x00004000
  92. #define CSOR_NAND_SPRZ_210 0x00006000
  93. #define CSOR_NAND_SPRZ_218 0x00008000
  94. #define CSOR_NAND_SPRZ_224 0x0000A000
  95. #define CSOR_NAND_SPRZ_CSOR_EXT 0x0000C000
  96. /* Pages Per Block */
  97. #define CSOR_NAND_PB_MASK 0x00000700
  98. #define CSOR_NAND_PB_SHIFT 8
  99. #define CSOR_NAND_PB(n) ((__ilog2(n) - 5) << CSOR_NAND_PB_SHIFT)
  100. /* Time for Read Enable High to Output High Impedance */
  101. #define CSOR_NAND_TRHZ_MASK 0x0000001C
  102. #define CSOR_NAND_TRHZ_SHIFT 2
  103. #define CSOR_NAND_TRHZ_20 0x00000000
  104. #define CSOR_NAND_TRHZ_40 0x00000004
  105. #define CSOR_NAND_TRHZ_60 0x00000008
  106. #define CSOR_NAND_TRHZ_80 0x0000000C
  107. #define CSOR_NAND_TRHZ_100 0x00000010
  108. /* Buffer control disable */
  109. #define CSOR_NAND_BCTLD 0x00000001
  110. /*
  111. * Chip Select Option Register - NOR Flash Mode
  112. */
  113. /* Enable Address shift Mode */
  114. #define CSOR_NOR_ADM_SHFT_MODE_EN 0x80000000
  115. /* Page Read Enable from NOR device */
  116. #define CSOR_NOR_PGRD_EN 0x10000000
  117. /* AVD Toggle Enable during Burst Program */
  118. #define CSOR_NOR_AVD_TGL_PGM_EN 0x01000000
  119. /* Address Data Multiplexing Shift */
  120. #define CSOR_NOR_ADM_MASK 0x0003E000
  121. #define CSOR_NOR_ADM_SHIFT_SHIFT 13
  122. #define CSOR_NOR_ADM_SHIFT(n) ((n) << CSOR_NOR_ADM_SHIFT_SHIFT)
  123. /* Type of the NOR device hooked */
  124. #define CSOR_NOR_NOR_MODE_AYSNC_NOR 0x00000000
  125. #define CSOR_NOR_NOR_MODE_AVD_NOR 0x00000020
  126. /* Time for Read Enable High to Output High Impedance */
  127. #define CSOR_NOR_TRHZ_MASK 0x0000001C
  128. #define CSOR_NOR_TRHZ_SHIFT 2
  129. #define CSOR_NOR_TRHZ_20 0x00000000
  130. #define CSOR_NOR_TRHZ_40 0x00000004
  131. #define CSOR_NOR_TRHZ_60 0x00000008
  132. #define CSOR_NOR_TRHZ_80 0x0000000C
  133. #define CSOR_NOR_TRHZ_100 0x00000010
  134. /* Buffer control disable */
  135. #define CSOR_NOR_BCTLD 0x00000001
  136. /*
  137. * Chip Select Option Register - GPCM Mode
  138. */
  139. /* GPCM Mode - Normal */
  140. #define CSOR_GPCM_GPMODE_NORMAL 0x00000000
  141. /* GPCM Mode - GenericASIC */
  142. #define CSOR_GPCM_GPMODE_ASIC 0x80000000
  143. /* Parity Mode odd/even */
  144. #define CSOR_GPCM_PARITY_EVEN 0x40000000
  145. /* Parity Checking enable/disable */
  146. #define CSOR_GPCM_PAR_EN 0x20000000
  147. /* GPCM Timeout Count */
  148. #define CSOR_GPCM_GPTO_MASK 0x0F000000
  149. #define CSOR_GPCM_GPTO_SHIFT 24
  150. #define CSOR_GPCM_GPTO(n) ((__ilog2(n) - 8) << CSOR_GPCM_GPTO_SHIFT)
  151. /* GPCM External Access Termination mode for read access */
  152. #define CSOR_GPCM_RGETA_EXT 0x00080000
  153. /* GPCM External Access Termination mode for write access */
  154. #define CSOR_GPCM_WGETA_EXT 0x00040000
  155. /* Address Data Multiplexing Shift */
  156. #define CSOR_GPCM_ADM_MASK 0x0003E000
  157. #define CSOR_GPCM_ADM_SHIFT_SHIFT 13
  158. #define CSOR_GPCM_ADM_SHIFT(n) ((n) << CSOR_GPCM_ADM_SHIFT_SHIFT)
  159. /* Generic ASIC Parity error indication delay */
  160. #define CSOR_GPCM_GAPERRD_MASK 0x00000180
  161. #define CSOR_GPCM_GAPERRD_SHIFT 7
  162. #define CSOR_GPCM_GAPERRD(n) (((n) - 1) << CSOR_GPCM_GAPERRD_SHIFT)
  163. /* Time for Read Enable High to Output High Impedance */
  164. #define CSOR_GPCM_TRHZ_MASK 0x0000001C
  165. #define CSOR_GPCM_TRHZ_20 0x00000000
  166. #define CSOR_GPCM_TRHZ_40 0x00000004
  167. #define CSOR_GPCM_TRHZ_60 0x00000008
  168. #define CSOR_GPCM_TRHZ_80 0x0000000C
  169. #define CSOR_GPCM_TRHZ_100 0x00000010
  170. /* Buffer control disable */
  171. #define CSOR_GPCM_BCTLD 0x00000001
  172. /*
  173. * Flash Timing Registers (FTIM0 - FTIM2_CSn)
  174. */
  175. /*
  176. * FTIM0 - NAND Flash Mode
  177. */
  178. #define FTIM0_NAND 0x7EFF3F3F
  179. #define FTIM0_NAND_TCCST_SHIFT 25
  180. #define FTIM0_NAND_TCCST(n) ((n) << FTIM0_NAND_TCCST_SHIFT)
  181. #define FTIM0_NAND_TWP_SHIFT 16
  182. #define FTIM0_NAND_TWP(n) ((n) << FTIM0_NAND_TWP_SHIFT)
  183. #define FTIM0_NAND_TWCHT_SHIFT 8
  184. #define FTIM0_NAND_TWCHT(n) ((n) << FTIM0_NAND_TWCHT_SHIFT)
  185. #define FTIM0_NAND_TWH_SHIFT 0
  186. #define FTIM0_NAND_TWH(n) ((n) << FTIM0_NAND_TWH_SHIFT)
  187. /*
  188. * FTIM1 - NAND Flash Mode
  189. */
  190. #define FTIM1_NAND 0xFFFF3FFF
  191. #define FTIM1_NAND_TADLE_SHIFT 24
  192. #define FTIM1_NAND_TADLE(n) ((n) << FTIM1_NAND_TADLE_SHIFT)
  193. #define FTIM1_NAND_TWBE_SHIFT 16
  194. #define FTIM1_NAND_TWBE(n) ((n) << FTIM1_NAND_TWBE_SHIFT)
  195. #define FTIM1_NAND_TRR_SHIFT 8
  196. #define FTIM1_NAND_TRR(n) ((n) << FTIM1_NAND_TRR_SHIFT)
  197. #define FTIM1_NAND_TRP_SHIFT 0
  198. #define FTIM1_NAND_TRP(n) ((n) << FTIM1_NAND_TRP_SHIFT)
  199. /*
  200. * FTIM2 - NAND Flash Mode
  201. */
  202. #define FTIM2_NAND 0x1FE1F8FF
  203. #define FTIM2_NAND_TRAD_SHIFT 21
  204. #define FTIM2_NAND_TRAD(n) ((n) << FTIM2_NAND_TRAD_SHIFT)
  205. #define FTIM2_NAND_TREH_SHIFT 11
  206. #define FTIM2_NAND_TREH(n) ((n) << FTIM2_NAND_TREH_SHIFT)
  207. #define FTIM2_NAND_TWHRE_SHIFT 0
  208. #define FTIM2_NAND_TWHRE(n) ((n) << FTIM2_NAND_TWHRE_SHIFT)
  209. /*
  210. * FTIM3 - NAND Flash Mode
  211. */
  212. #define FTIM3_NAND 0xFF000000
  213. #define FTIM3_NAND_TWW_SHIFT 24
  214. #define FTIM3_NAND_TWW(n) ((n) << FTIM3_NAND_TWW_SHIFT)
  215. /*
  216. * FTIM0 - NOR Flash Mode
  217. */
  218. #define FTIM0_NOR 0xF03F3F3F
  219. #define FTIM0_NOR_TACSE_SHIFT 28
  220. #define FTIM0_NOR_TACSE(n) ((n) << FTIM0_NOR_TACSE_SHIFT)
  221. #define FTIM0_NOR_TEADC_SHIFT 16
  222. #define FTIM0_NOR_TEADC(n) ((n) << FTIM0_NOR_TEADC_SHIFT)
  223. #define FTIM0_NOR_TAVDS_SHIFT 8
  224. #define FTIM0_NOR_TAVDS(n) ((n) << FTIM0_NOR_TAVDS_SHIFT)
  225. #define FTIM0_NOR_TEAHC_SHIFT 0
  226. #define FTIM0_NOR_TEAHC(n) ((n) << FTIM0_NOR_TEAHC_SHIFT)
  227. /*
  228. * FTIM1 - NOR Flash Mode
  229. */
  230. #define FTIM1_NOR 0xFF003F3F
  231. #define FTIM1_NOR_TACO_SHIFT 24
  232. #define FTIM1_NOR_TACO(n) ((n) << FTIM1_NOR_TACO_SHIFT)
  233. #define FTIM1_NOR_TRAD_NOR_SHIFT 8
  234. #define FTIM1_NOR_TRAD_NOR(n) ((n) << FTIM1_NOR_TRAD_NOR_SHIFT)
  235. #define FTIM1_NOR_TSEQRAD_NOR_SHIFT 0
  236. #define FTIM1_NOR_TSEQRAD_NOR(n) ((n) << FTIM1_NOR_TSEQRAD_NOR_SHIFT)
  237. /*
  238. * FTIM2 - NOR Flash Mode
  239. */
  240. #define FTIM2_NOR 0x0F3CFCFF
  241. #define FTIM2_NOR_TCS_SHIFT 24
  242. #define FTIM2_NOR_TCS(n) ((n) << FTIM2_NOR_TCS_SHIFT)
  243. #define FTIM2_NOR_TCH_SHIFT 18
  244. #define FTIM2_NOR_TCH(n) ((n) << FTIM2_NOR_TCH_SHIFT)
  245. #define FTIM2_NOR_TWPH_SHIFT 10
  246. #define FTIM2_NOR_TWPH(n) ((n) << FTIM2_NOR_TWPH_SHIFT)
  247. #define FTIM2_NOR_TWP_SHIFT 0
  248. #define FTIM2_NOR_TWP(n) ((n) << FTIM2_NOR_TWP_SHIFT)
  249. /*
  250. * FTIM0 - Normal GPCM Mode
  251. */
  252. #define FTIM0_GPCM 0xF03F3F3F
  253. #define FTIM0_GPCM_TACSE_SHIFT 28
  254. #define FTIM0_GPCM_TACSE(n) ((n) << FTIM0_GPCM_TACSE_SHIFT)
  255. #define FTIM0_GPCM_TEADC_SHIFT 16
  256. #define FTIM0_GPCM_TEADC(n) ((n) << FTIM0_GPCM_TEADC_SHIFT)
  257. #define FTIM0_GPCM_TAVDS_SHIFT 8
  258. #define FTIM0_GPCM_TAVDS(n) ((n) << FTIM0_GPCM_TAVDS_SHIFT)
  259. #define FTIM0_GPCM_TEAHC_SHIFT 0
  260. #define FTIM0_GPCM_TEAHC(n) ((n) << FTIM0_GPCM_TEAHC_SHIFT)
  261. /*
  262. * FTIM1 - Normal GPCM Mode
  263. */
  264. #define FTIM1_GPCM 0xFF003F00
  265. #define FTIM1_GPCM_TACO_SHIFT 24
  266. #define FTIM1_GPCM_TACO(n) ((n) << FTIM1_GPCM_TACO_SHIFT)
  267. #define FTIM1_GPCM_TRAD_SHIFT 8
  268. #define FTIM1_GPCM_TRAD(n) ((n) << FTIM1_GPCM_TRAD_SHIFT)
  269. /*
  270. * FTIM2 - Normal GPCM Mode
  271. */
  272. #define FTIM2_GPCM 0x0F3C00FF
  273. #define FTIM2_GPCM_TCS_SHIFT 24
  274. #define FTIM2_GPCM_TCS(n) ((n) << FTIM2_GPCM_TCS_SHIFT)
  275. #define FTIM2_GPCM_TCH_SHIFT 18
  276. #define FTIM2_GPCM_TCH(n) ((n) << FTIM2_GPCM_TCH_SHIFT)
  277. #define FTIM2_GPCM_TWP_SHIFT 0
  278. #define FTIM2_GPCM_TWP(n) ((n) << FTIM2_GPCM_TWP_SHIFT)
  279. /*
  280. * Ready Busy Status Register (RB_STAT)
  281. */
  282. /* CSn is READY */
  283. #define IFC_RB_STAT_READY_CS0 0x80000000
  284. #define IFC_RB_STAT_READY_CS1 0x40000000
  285. #define IFC_RB_STAT_READY_CS2 0x20000000
  286. #define IFC_RB_STAT_READY_CS3 0x10000000
  287. /*
  288. * General Control Register (GCR)
  289. */
  290. #define IFC_GCR_MASK 0x8000F800
  291. /* reset all IFC hardware */
  292. #define IFC_GCR_SOFT_RST_ALL 0x80000000
  293. /* Turnaroud Time of external buffer */
  294. #define IFC_GCR_TBCTL_TRN_TIME 0x0000F800
  295. #define IFC_GCR_TBCTL_TRN_TIME_SHIFT 11
  296. /*
  297. * Common Event and Error Status Register (CM_EVTER_STAT)
  298. */
  299. /* Chip select error */
  300. #define IFC_CM_EVTER_STAT_CSER 0x80000000
  301. /*
  302. * Common Event and Error Enable Register (CM_EVTER_EN)
  303. */
  304. /* Chip select error checking enable */
  305. #define IFC_CM_EVTER_EN_CSEREN 0x80000000
  306. /*
  307. * Common Event and Error Interrupt Enable Register (CM_EVTER_INTR_EN)
  308. */
  309. /* Chip select error interrupt enable */
  310. #define IFC_CM_EVTER_INTR_EN_CSERIREN 0x80000000
  311. /*
  312. * Common Transfer Error Attribute Register-0 (CM_ERATTR0)
  313. */
  314. /* transaction type of error Read/Write */
  315. #define IFC_CM_ERATTR0_ERTYP_READ 0x80000000
  316. #define IFC_CM_ERATTR0_ERAID 0x0FF00000
  317. #define IFC_CM_ERATTR0_ESRCID 0x0000FF00
  318. /*
  319. * Clock Control Register (CCR)
  320. */
  321. #define IFC_CCR_MASK 0x0F0F8800
  322. /* Clock division ratio */
  323. #define IFC_CCR_CLK_DIV_MASK 0x0F000000
  324. #define IFC_CCR_CLK_DIV_SHIFT 24
  325. #define IFC_CCR_CLK_DIV(n) ((n-1) << IFC_CCR_CLK_DIV_SHIFT)
  326. /* IFC Clock Delay */
  327. #define IFC_CCR_CLK_DLY_MASK 0x000F0000
  328. #define IFC_CCR_CLK_DLY_SHIFT 16
  329. #define IFC_CCR_CLK_DLY(n) ((n) << IFC_CCR_CLK_DLY_SHIFT)
  330. /* Invert IFC clock before sending out */
  331. #define IFC_CCR_INV_CLK_EN 0x00008000
  332. /* Fedback IFC Clock */
  333. #define IFC_CCR_FB_IFC_CLK_SEL 0x00000800
  334. /*
  335. * Clock Status Register (CSR)
  336. */
  337. /* Clk is stable */
  338. #define IFC_CSR_CLK_STAT_STABLE 0x80000000
  339. /*
  340. * IFC_NAND Machine Specific Registers
  341. */
  342. /*
  343. * NAND Configuration Register (NCFGR)
  344. */
  345. /* Auto Boot Mode */
  346. #define IFC_NAND_NCFGR_BOOT 0x80000000
  347. /* SRAM INIT EN */
  348. #define IFC_NAND_SRAM_INIT_EN 0x20000000
  349. /* Addressing Mode-ROW0+n/COL0 */
  350. #define IFC_NAND_NCFGR_ADDR_MODE_RC0 0x00000000
  351. /* Addressing Mode-ROW0+n/COL0+n */
  352. #define IFC_NAND_NCFGR_ADDR_MODE_RC1 0x00400000
  353. /* Number of loop iterations of FIR sequences for multi page operations */
  354. #define IFC_NAND_NCFGR_NUM_LOOP_MASK 0x0000F000
  355. #define IFC_NAND_NCFGR_NUM_LOOP_SHIFT 12
  356. #define IFC_NAND_NCFGR_NUM_LOOP(n) ((n) << IFC_NAND_NCFGR_NUM_LOOP_SHIFT)
  357. /* Number of wait cycles */
  358. #define IFC_NAND_NCFGR_NUM_WAIT_MASK 0x000000FF
  359. #define IFC_NAND_NCFGR_NUM_WAIT_SHIFT 0
  360. /*
  361. * NAND Flash Command Registers (NAND_FCR0/NAND_FCR1)
  362. */
  363. /* General purpose FCM flash command bytes CMD0-CMD7 */
  364. #define IFC_NAND_FCR0_CMD0 0xFF000000
  365. #define IFC_NAND_FCR0_CMD0_SHIFT 24
  366. #define IFC_NAND_FCR0_CMD1 0x00FF0000
  367. #define IFC_NAND_FCR0_CMD1_SHIFT 16
  368. #define IFC_NAND_FCR0_CMD2 0x0000FF00
  369. #define IFC_NAND_FCR0_CMD2_SHIFT 8
  370. #define IFC_NAND_FCR0_CMD3 0x000000FF
  371. #define IFC_NAND_FCR0_CMD3_SHIFT 0
  372. #define IFC_NAND_FCR1_CMD4 0xFF000000
  373. #define IFC_NAND_FCR1_CMD4_SHIFT 24
  374. #define IFC_NAND_FCR1_CMD5 0x00FF0000
  375. #define IFC_NAND_FCR1_CMD5_SHIFT 16
  376. #define IFC_NAND_FCR1_CMD6 0x0000FF00
  377. #define IFC_NAND_FCR1_CMD6_SHIFT 8
  378. #define IFC_NAND_FCR1_CMD7 0x000000FF
  379. #define IFC_NAND_FCR1_CMD7_SHIFT 0
  380. /*
  381. * Flash ROW and COL Address Register (ROWn, COLn)
  382. */
  383. /* Main/spare region locator */
  384. #define IFC_NAND_COL_MS 0x80000000
  385. /* Column Address */
  386. #define IFC_NAND_COL_CA_MASK 0x00000FFF
  387. /*
  388. * NAND Flash Byte Count Register (NAND_BC)
  389. */
  390. /* Byte Count for read/Write */
  391. #define IFC_NAND_BC 0x000001FF
  392. /*
  393. * NAND Flash Instruction Registers (NAND_FIR0/NAND_FIR1/NAND_FIR2)
  394. */
  395. /* NAND Machine specific opcodes OP0-OP14*/
  396. #define IFC_NAND_FIR0_OP0 0xFC000000
  397. #define IFC_NAND_FIR0_OP0_SHIFT 26
  398. #define IFC_NAND_FIR0_OP1 0x03F00000
  399. #define IFC_NAND_FIR0_OP1_SHIFT 20
  400. #define IFC_NAND_FIR0_OP2 0x000FC000
  401. #define IFC_NAND_FIR0_OP2_SHIFT 14
  402. #define IFC_NAND_FIR0_OP3 0x00003F00
  403. #define IFC_NAND_FIR0_OP3_SHIFT 8
  404. #define IFC_NAND_FIR0_OP4 0x000000FC
  405. #define IFC_NAND_FIR0_OP4_SHIFT 2
  406. #define IFC_NAND_FIR1_OP5 0xFC000000
  407. #define IFC_NAND_FIR1_OP5_SHIFT 26
  408. #define IFC_NAND_FIR1_OP6 0x03F00000
  409. #define IFC_NAND_FIR1_OP6_SHIFT 20
  410. #define IFC_NAND_FIR1_OP7 0x000FC000
  411. #define IFC_NAND_FIR1_OP7_SHIFT 14
  412. #define IFC_NAND_FIR1_OP8 0x00003F00
  413. #define IFC_NAND_FIR1_OP8_SHIFT 8
  414. #define IFC_NAND_FIR1_OP9 0x000000FC
  415. #define IFC_NAND_FIR1_OP9_SHIFT 2
  416. #define IFC_NAND_FIR2_OP10 0xFC000000
  417. #define IFC_NAND_FIR2_OP10_SHIFT 26
  418. #define IFC_NAND_FIR2_OP11 0x03F00000
  419. #define IFC_NAND_FIR2_OP11_SHIFT 20
  420. #define IFC_NAND_FIR2_OP12 0x000FC000
  421. #define IFC_NAND_FIR2_OP12_SHIFT 14
  422. #define IFC_NAND_FIR2_OP13 0x00003F00
  423. #define IFC_NAND_FIR2_OP13_SHIFT 8
  424. #define IFC_NAND_FIR2_OP14 0x000000FC
  425. #define IFC_NAND_FIR2_OP14_SHIFT 2
  426. /*
  427. * Instruction opcodes to be programmed
  428. * in FIR registers- 6bits
  429. */
  430. enum ifc_nand_fir_opcodes {
  431. IFC_FIR_OP_NOP,
  432. IFC_FIR_OP_CA0,
  433. IFC_FIR_OP_CA1,
  434. IFC_FIR_OP_CA2,
  435. IFC_FIR_OP_CA3,
  436. IFC_FIR_OP_RA0,
  437. IFC_FIR_OP_RA1,
  438. IFC_FIR_OP_RA2,
  439. IFC_FIR_OP_RA3,
  440. IFC_FIR_OP_CMD0,
  441. IFC_FIR_OP_CMD1,
  442. IFC_FIR_OP_CMD2,
  443. IFC_FIR_OP_CMD3,
  444. IFC_FIR_OP_CMD4,
  445. IFC_FIR_OP_CMD5,
  446. IFC_FIR_OP_CMD6,
  447. IFC_FIR_OP_CMD7,
  448. IFC_FIR_OP_CW0,
  449. IFC_FIR_OP_CW1,
  450. IFC_FIR_OP_CW2,
  451. IFC_FIR_OP_CW3,
  452. IFC_FIR_OP_CW4,
  453. IFC_FIR_OP_CW5,
  454. IFC_FIR_OP_CW6,
  455. IFC_FIR_OP_CW7,
  456. IFC_FIR_OP_WBCD,
  457. IFC_FIR_OP_RBCD,
  458. IFC_FIR_OP_BTRD,
  459. IFC_FIR_OP_RDSTAT,
  460. IFC_FIR_OP_NWAIT,
  461. IFC_FIR_OP_WFR,
  462. IFC_FIR_OP_SBRD,
  463. IFC_FIR_OP_UA,
  464. IFC_FIR_OP_RB,
  465. };
  466. /*
  467. * NAND Chip Select Register (NAND_CSEL)
  468. */
  469. #define IFC_NAND_CSEL 0x0C000000
  470. #define IFC_NAND_CSEL_SHIFT 26
  471. #define IFC_NAND_CSEL_CS0 0x00000000
  472. #define IFC_NAND_CSEL_CS1 0x04000000
  473. #define IFC_NAND_CSEL_CS2 0x08000000
  474. #define IFC_NAND_CSEL_CS3 0x0C000000
  475. /*
  476. * NAND Operation Sequence Start (NANDSEQ_STRT)
  477. */
  478. /* NAND Flash Operation Start */
  479. #define IFC_NAND_SEQ_STRT_FIR_STRT 0x80000000
  480. /* Automatic Erase */
  481. #define IFC_NAND_SEQ_STRT_AUTO_ERS 0x00800000
  482. /* Automatic Program */
  483. #define IFC_NAND_SEQ_STRT_AUTO_PGM 0x00100000
  484. /* Automatic Copyback */
  485. #define IFC_NAND_SEQ_STRT_AUTO_CPB 0x00020000
  486. /* Automatic Read Operation */
  487. #define IFC_NAND_SEQ_STRT_AUTO_RD 0x00004000
  488. /* Automatic Status Read */
  489. #define IFC_NAND_SEQ_STRT_AUTO_STAT_RD 0x00000800
  490. /*
  491. * NAND Event and Error Status Register (NAND_EVTER_STAT)
  492. */
  493. /* Operation Complete */
  494. #define IFC_NAND_EVTER_STAT_OPC 0x80000000
  495. /* Flash Timeout Error */
  496. #define IFC_NAND_EVTER_STAT_FTOER 0x08000000
  497. /* Write Protect Error */
  498. #define IFC_NAND_EVTER_STAT_WPER 0x04000000
  499. /* ECC Error */
  500. #define IFC_NAND_EVTER_STAT_ECCER 0x02000000
  501. /* RCW Load Done */
  502. #define IFC_NAND_EVTER_STAT_RCW_DN 0x00008000
  503. /* Boot Loadr Done */
  504. #define IFC_NAND_EVTER_STAT_BOOT_DN 0x00004000
  505. /* Bad Block Indicator search select */
  506. #define IFC_NAND_EVTER_STAT_BBI_SRCH_SE 0x00000800
  507. /*
  508. * NAND Flash Page Read Completion Event Status Register
  509. * (PGRDCMPL_EVT_STAT)
  510. */
  511. #define PGRDCMPL_EVT_STAT_MASK 0xFFFF0000
  512. /* Small Page 0-15 Done */
  513. #define PGRDCMPL_EVT_STAT_SECTION_SP(n) (1 << (31 - (n)))
  514. /* Large Page(2K) 0-3 Done */
  515. #define PGRDCMPL_EVT_STAT_LP_2K(n) (0xF << (28 - (n)*4))
  516. /* Large Page(4K) 0-1 Done */
  517. #define PGRDCMPL_EVT_STAT_LP_4K(n) (0xFF << (24 - (n)*8))
  518. /*
  519. * NAND Event and Error Enable Register (NAND_EVTER_EN)
  520. */
  521. /* Operation complete event enable */
  522. #define IFC_NAND_EVTER_EN_OPC_EN 0x80000000
  523. /* Page read complete event enable */
  524. #define IFC_NAND_EVTER_EN_PGRDCMPL_EN 0x20000000
  525. /* Flash Timeout error enable */
  526. #define IFC_NAND_EVTER_EN_FTOER_EN 0x08000000
  527. /* Write Protect error enable */
  528. #define IFC_NAND_EVTER_EN_WPER_EN 0x04000000
  529. /* ECC error logging enable */
  530. #define IFC_NAND_EVTER_EN_ECCER_EN 0x02000000
  531. /*
  532. * NAND Event and Error Interrupt Enable Register (NAND_EVTER_INTR_EN)
  533. */
  534. /* Enable interrupt for operation complete */
  535. #define IFC_NAND_EVTER_INTR_OPCIR_EN 0x80000000
  536. /* Enable interrupt for Page read complete */
  537. #define IFC_NAND_EVTER_INTR_PGRDCMPLIR_EN 0x20000000
  538. /* Enable interrupt for Flash timeout error */
  539. #define IFC_NAND_EVTER_INTR_FTOERIR_EN 0x08000000
  540. /* Enable interrupt for Write protect error */
  541. #define IFC_NAND_EVTER_INTR_WPERIR_EN 0x04000000
  542. /* Enable interrupt for ECC error*/
  543. #define IFC_NAND_EVTER_INTR_ECCERIR_EN 0x02000000
  544. /*
  545. * NAND Transfer Error Attribute Register-0 (NAND_ERATTR0)
  546. */
  547. #define IFC_NAND_ERATTR0_MASK 0x0C080000
  548. /* Error on CS0-3 for NAND */
  549. #define IFC_NAND_ERATTR0_ERCS_CS0 0x00000000
  550. #define IFC_NAND_ERATTR0_ERCS_CS1 0x04000000
  551. #define IFC_NAND_ERATTR0_ERCS_CS2 0x08000000
  552. #define IFC_NAND_ERATTR0_ERCS_CS3 0x0C000000
  553. /* Transaction type of error Read/Write */
  554. #define IFC_NAND_ERATTR0_ERTTYPE_READ 0x00080000
  555. /*
  556. * NAND Flash Status Register (NAND_FSR)
  557. */
  558. /* First byte of data read from read status op */
  559. #define IFC_NAND_NFSR_RS0 0xFF000000
  560. /* Second byte of data read from read status op */
  561. #define IFC_NAND_NFSR_RS1 0x00FF0000
  562. /*
  563. * ECC Error Status Registers (ECCSTAT0-ECCSTAT3)
  564. */
  565. /* Number of ECC errors on sector n (n = 0-15) */
  566. #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR0_MASK 0x0F000000
  567. #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR0_SHIFT 24
  568. #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR1_MASK 0x000F0000
  569. #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR1_SHIFT 16
  570. #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR2_MASK 0x00000F00
  571. #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR2_SHIFT 8
  572. #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR3_MASK 0x0000000F
  573. #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR3_SHIFT 0
  574. #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR4_MASK 0x0F000000
  575. #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR4_SHIFT 24
  576. #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR5_MASK 0x000F0000
  577. #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR5_SHIFT 16
  578. #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR6_MASK 0x00000F00
  579. #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR6_SHIFT 8
  580. #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR7_MASK 0x0000000F
  581. #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR7_SHIFT 0
  582. #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR8_MASK 0x0F000000
  583. #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR8_SHIFT 24
  584. #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR9_MASK 0x000F0000
  585. #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR9_SHIFT 16
  586. #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR10_MASK 0x00000F00
  587. #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR10_SHIFT 8
  588. #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR11_MASK 0x0000000F
  589. #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR11_SHIFT 0
  590. #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR12_MASK 0x0F000000
  591. #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR12_SHIFT 24
  592. #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR13_MASK 0x000F0000
  593. #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR13_SHIFT 16
  594. #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR14_MASK 0x00000F00
  595. #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR14_SHIFT 8
  596. #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR15_MASK 0x0000000F
  597. #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR15_SHIFT 0
  598. /*
  599. * NAND Control Register (NANDCR)
  600. */
  601. #define IFC_NAND_NCR_FTOCNT_MASK 0x1E000000
  602. #define IFC_NAND_NCR_FTOCNT_SHIFT 25
  603. #define IFC_NAND_NCR_FTOCNT(n) ((_ilog2(n) - 8) << IFC_NAND_NCR_FTOCNT_SHIFT)
  604. /*
  605. * NAND_AUTOBOOT_TRGR
  606. */
  607. /* Trigger RCW load */
  608. #define IFC_NAND_AUTOBOOT_TRGR_RCW_LD 0x80000000
  609. /* Trigget Auto Boot */
  610. #define IFC_NAND_AUTOBOOT_TRGR_BOOT_LD 0x20000000
  611. /*
  612. * NAND_MDR
  613. */
  614. /* 1st read data byte when opcode SBRD */
  615. #define IFC_NAND_MDR_RDATA0 0xFF000000
  616. /* 2nd read data byte when opcode SBRD */
  617. #define IFC_NAND_MDR_RDATA1 0x00FF0000
  618. /*
  619. * NOR Machine Specific Registers
  620. */
  621. /*
  622. * NOR Event and Error Status Register (NOR_EVTER_STAT)
  623. */
  624. /* NOR Command Sequence Operation Complete */
  625. #define IFC_NOR_EVTER_STAT_OPC_NOR 0x80000000
  626. /* Write Protect Error */
  627. #define IFC_NOR_EVTER_STAT_WPER 0x04000000
  628. /* Command Sequence Timeout Error */
  629. #define IFC_NOR_EVTER_STAT_STOER 0x01000000
  630. /*
  631. * NOR Event and Error Enable Register (NOR_EVTER_EN)
  632. */
  633. /* NOR Command Seq complete event enable */
  634. #define IFC_NOR_EVTER_EN_OPCEN_NOR 0x80000000
  635. /* Write Protect Error Checking Enable */
  636. #define IFC_NOR_EVTER_EN_WPEREN 0x04000000
  637. /* Timeout Error Enable */
  638. #define IFC_NOR_EVTER_EN_STOEREN 0x01000000
  639. /*
  640. * NOR Event and Error Interrupt Enable Register (NOR_EVTER_INTR_EN)
  641. */
  642. /* Enable interrupt for OPC complete */
  643. #define IFC_NOR_EVTER_INTR_OPCEN_NOR 0x80000000
  644. /* Enable interrupt for write protect error */
  645. #define IFC_NOR_EVTER_INTR_WPEREN 0x04000000
  646. /* Enable interrupt for timeout error */
  647. #define IFC_NOR_EVTER_INTR_STOEREN 0x01000000
  648. /*
  649. * NOR Transfer Error Attribute Register-0 (NOR_ERATTR0)
  650. */
  651. /* Source ID for error transaction */
  652. #define IFC_NOR_ERATTR0_ERSRCID 0xFF000000
  653. /* AXI ID for error transation */
  654. #define IFC_NOR_ERATTR0_ERAID 0x000FF000
  655. /* Chip select corresponds to NOR error */
  656. #define IFC_NOR_ERATTR0_ERCS_CS0 0x00000000
  657. #define IFC_NOR_ERATTR0_ERCS_CS1 0x00000010
  658. #define IFC_NOR_ERATTR0_ERCS_CS2 0x00000020
  659. #define IFC_NOR_ERATTR0_ERCS_CS3 0x00000030
  660. /* Type of transaction read/write */
  661. #define IFC_NOR_ERATTR0_ERTYPE_READ 0x00000001
  662. /*
  663. * NOR Transfer Error Attribute Register-2 (NOR_ERATTR2)
  664. */
  665. #define IFC_NOR_ERATTR2_ER_NUM_PHASE_EXP 0x000F0000
  666. #define IFC_NOR_ERATTR2_ER_NUM_PHASE_PER 0x00000F00
  667. /*
  668. * NOR Control Register (NORCR)
  669. */
  670. #define IFC_NORCR_MASK 0x0F0F0000
  671. /* No. of Address/Data Phase */
  672. #define IFC_NORCR_NUM_PHASE_MASK 0x0F000000
  673. #define IFC_NORCR_NUM_PHASE_SHIFT 24
  674. #define IFC_NORCR_NUM_PHASE(n) ((n-1) << IFC_NORCR_NUM_PHASE_SHIFT)
  675. /* Sequence Timeout Count */
  676. #define IFC_NORCR_STOCNT_MASK 0x000F0000
  677. #define IFC_NORCR_STOCNT_SHIFT 16
  678. #define IFC_NORCR_STOCNT(n) ((__ilog2(n) - 8) << IFC_NORCR_STOCNT_SHIFT)
  679. /*
  680. * GPCM Machine specific registers
  681. */
  682. /*
  683. * GPCM Event and Error Status Register (GPCM_EVTER_STAT)
  684. */
  685. /* Timeout error */
  686. #define IFC_GPCM_EVTER_STAT_TOER 0x04000000
  687. /* Parity error */
  688. #define IFC_GPCM_EVTER_STAT_PER 0x01000000
  689. /*
  690. * GPCM Event and Error Enable Register (GPCM_EVTER_EN)
  691. */
  692. /* Timeout error enable */
  693. #define IFC_GPCM_EVTER_EN_TOER_EN 0x04000000
  694. /* Parity error enable */
  695. #define IFC_GPCM_EVTER_EN_PER_EN 0x01000000
  696. /*
  697. * GPCM Event and Error Interrupt Enable Register (GPCM_EVTER_INTR_EN)
  698. */
  699. /* Enable Interrupt for timeout error */
  700. #define IFC_GPCM_EEIER_TOERIR_EN 0x04000000
  701. /* Enable Interrupt for Parity error */
  702. #define IFC_GPCM_EEIER_PERIR_EN 0x01000000
  703. /*
  704. * GPCM Transfer Error Attribute Register-0 (GPCM_ERATTR0)
  705. */
  706. /* Source ID for error transaction */
  707. #define IFC_GPCM_ERATTR0_ERSRCID 0xFF000000
  708. /* AXI ID for error transaction */
  709. #define IFC_GPCM_ERATTR0_ERAID 0x000FF000
  710. /* Chip select corresponds to GPCM error */
  711. #define IFC_GPCM_ERATTR0_ERCS_CS0 0x00000000
  712. #define IFC_GPCM_ERATTR0_ERCS_CS1 0x00000040
  713. #define IFC_GPCM_ERATTR0_ERCS_CS2 0x00000080
  714. #define IFC_GPCM_ERATTR0_ERCS_CS3 0x000000C0
  715. /* Type of transaction read/Write */
  716. #define IFC_GPCM_ERATTR0_ERTYPE_READ 0x00000001
  717. /*
  718. * GPCM Transfer Error Attribute Register-2 (GPCM_ERATTR2)
  719. */
  720. /* On which beat of address/data parity error is observed */
  721. #define IFC_GPCM_ERATTR2_PERR_BEAT 0x00000C00
  722. /* Parity Error on byte */
  723. #define IFC_GPCM_ERATTR2_PERR_BYTE 0x000000F0
  724. /* Parity Error reported in addr or data phase */
  725. #define IFC_GPCM_ERATTR2_PERR_DATA_PHASE 0x00000001
  726. /*
  727. * GPCM Status Register (GPCM_STAT)
  728. */
  729. #define IFC_GPCM_STAT_BSY 0x80000000 /* GPCM is busy */
  730. #ifndef __ASSEMBLY__
  731. #include <asm/io.h>
  732. extern void print_ifc_regs(void);
  733. extern void init_early_memctl_regs(void);
  734. void init_final_memctl_regs(void);
  735. #define IFC_BASE_ADDR ((struct fsl_ifc *)CONFIG_SYS_IFC_ADDR)
  736. #define get_ifc_cspr_ext(i) (ifc_in32(&(IFC_BASE_ADDR)->cspr_cs[i].cspr_ext))
  737. #define get_ifc_cspr(i) (ifc_in32(&(IFC_BASE_ADDR)->cspr_cs[i].cspr))
  738. #define get_ifc_csor_ext(i) (ifc_in32(&(IFC_BASE_ADDR)->csor_cs[i].csor_ext))
  739. #define get_ifc_csor(i) (ifc_in32(&(IFC_BASE_ADDR)->csor_cs[i].csor))
  740. #define get_ifc_amask(i) (ifc_in32(&(IFC_BASE_ADDR)->amask_cs[i].amask))
  741. #define get_ifc_ftim(i, j) (ifc_in32(&(IFC_BASE_ADDR)->ftim_cs[i].ftim[j]))
  742. #define set_ifc_cspr_ext(i, v) \
  743. (ifc_out32(&(IFC_BASE_ADDR)->cspr_cs[i].cspr_ext, v))
  744. #define set_ifc_cspr(i, v) (ifc_out32(&(IFC_BASE_ADDR)->cspr_cs[i].cspr, v))
  745. #define set_ifc_csor_ext(i, v) \
  746. (ifc_out32(&(IFC_BASE_ADDR)->csor_cs[i].csor_ext, v))
  747. #define set_ifc_csor(i, v) (ifc_out32(&(IFC_BASE_ADDR)->csor_cs[i].csor, v))
  748. #define set_ifc_amask(i, v) (ifc_out32(&(IFC_BASE_ADDR)->amask_cs[i].amask, v))
  749. #define set_ifc_ftim(i, j, v) \
  750. (ifc_out32(&(IFC_BASE_ADDR)->ftim_cs[i].ftim[j], v))
  751. enum ifc_chip_sel {
  752. IFC_CS0,
  753. IFC_CS1,
  754. IFC_CS2,
  755. IFC_CS3,
  756. IFC_CS4,
  757. IFC_CS5,
  758. IFC_CS6,
  759. IFC_CS7,
  760. };
  761. enum ifc_ftims {
  762. IFC_FTIM0,
  763. IFC_FTIM1,
  764. IFC_FTIM2,
  765. IFC_FTIM3,
  766. };
  767. /*
  768. * IFC Controller NAND Machine registers
  769. */
  770. struct fsl_ifc_nand {
  771. u32 ncfgr;
  772. u32 res1[0x4];
  773. u32 nand_fcr0;
  774. u32 nand_fcr1;
  775. u32 res2[0x8];
  776. u32 row0;
  777. u32 res3;
  778. u32 col0;
  779. u32 res4;
  780. u32 row1;
  781. u32 res5;
  782. u32 col1;
  783. u32 res6;
  784. u32 row2;
  785. u32 res7;
  786. u32 col2;
  787. u32 res8;
  788. u32 row3;
  789. u32 res9;
  790. u32 col3;
  791. u32 res10[0x24];
  792. u32 nand_fbcr;
  793. u32 res11;
  794. u32 nand_fir0;
  795. u32 nand_fir1;
  796. u32 nand_fir2;
  797. u32 res12[0x10];
  798. u32 nand_csel;
  799. u32 res13;
  800. u32 nandseq_strt;
  801. u32 res14;
  802. u32 nand_evter_stat;
  803. u32 res15;
  804. u32 pgrdcmpl_evt_stat;
  805. u32 res16[0x2];
  806. u32 nand_evter_en;
  807. u32 res17[0x2];
  808. u32 nand_evter_intr_en;
  809. u32 res18[0x2];
  810. u32 nand_erattr0;
  811. u32 nand_erattr1;
  812. u32 res19[0x10];
  813. u32 nand_fsr;
  814. u32 res20;
  815. u32 nand_eccstat[4];
  816. u32 res21[0x20];
  817. u32 nanndcr;
  818. u32 res22[0x2];
  819. u32 nand_autoboot_trgr;
  820. u32 res23;
  821. u32 nand_mdr;
  822. u32 res24[0x5C];
  823. };
  824. /*
  825. * IFC controller NOR Machine registers
  826. */
  827. struct fsl_ifc_nor {
  828. u32 nor_evter_stat;
  829. u32 res1[0x2];
  830. u32 nor_evter_en;
  831. u32 res2[0x2];
  832. u32 nor_evter_intr_en;
  833. u32 res3[0x2];
  834. u32 nor_erattr0;
  835. u32 nor_erattr1;
  836. u32 nor_erattr2;
  837. u32 res4[0x4];
  838. u32 norcr;
  839. u32 res5[0xEF];
  840. };
  841. /*
  842. * IFC controller GPCM Machine registers
  843. */
  844. struct fsl_ifc_gpcm {
  845. u32 gpcm_evter_stat;
  846. u32 res1[0x2];
  847. u32 gpcm_evter_en;
  848. u32 res2[0x2];
  849. u32 gpcm_evter_intr_en;
  850. u32 res3[0x2];
  851. u32 gpcm_erattr0;
  852. u32 gpcm_erattr1;
  853. u32 gpcm_erattr2;
  854. u32 gpcm_stat;
  855. u32 res4[0x1F3];
  856. };
  857. #ifdef CONFIG_SYS_FSL_IFC_BANK_COUNT
  858. #if (CONFIG_SYS_FSL_IFC_BANK_COUNT <= 8)
  859. #define IFC_CSPR_REG_LEN 148
  860. #define IFC_AMASK_REG_LEN 144
  861. #define IFC_CSOR_REG_LEN 144
  862. #define IFC_FTIM_REG_LEN 576
  863. #define IFC_CSPR_USED_LEN sizeof(struct fsl_ifc_cspr) * \
  864. CONFIG_SYS_FSL_IFC_BANK_COUNT
  865. #define IFC_AMASK_USED_LEN sizeof(struct fsl_ifc_amask) * \
  866. CONFIG_SYS_FSL_IFC_BANK_COUNT
  867. #define IFC_CSOR_USED_LEN sizeof(struct fsl_ifc_csor) * \
  868. CONFIG_SYS_FSL_IFC_BANK_COUNT
  869. #define IFC_FTIM_USED_LEN sizeof(struct fsl_ifc_ftim) * \
  870. CONFIG_SYS_FSL_IFC_BANK_COUNT
  871. #else
  872. #error IFC BANK count not vaild
  873. #endif
  874. #else
  875. #error IFC BANK count not defined
  876. #endif
  877. struct fsl_ifc_cspr {
  878. u32 cspr_ext;
  879. u32 cspr;
  880. u32 res;
  881. };
  882. struct fsl_ifc_amask {
  883. u32 amask;
  884. u32 res[0x2];
  885. };
  886. struct fsl_ifc_csor {
  887. u32 csor;
  888. u32 csor_ext;
  889. u32 res;
  890. };
  891. struct fsl_ifc_ftim {
  892. u32 ftim[4];
  893. u32 res[0x8];
  894. };
  895. /*
  896. * IFC Controller Registers
  897. */
  898. struct fsl_ifc {
  899. u32 ifc_rev;
  900. u32 res1[0x2];
  901. struct fsl_ifc_cspr cspr_cs[CONFIG_SYS_FSL_IFC_BANK_COUNT];
  902. u8 res2[IFC_CSPR_REG_LEN - IFC_CSPR_USED_LEN];
  903. struct fsl_ifc_amask amask_cs[CONFIG_SYS_FSL_IFC_BANK_COUNT];
  904. u8 res3[IFC_AMASK_REG_LEN - IFC_AMASK_USED_LEN];
  905. struct fsl_ifc_csor csor_cs[CONFIG_SYS_FSL_IFC_BANK_COUNT];
  906. u8 res4[IFC_CSOR_REG_LEN - IFC_CSOR_USED_LEN];
  907. struct fsl_ifc_ftim ftim_cs[CONFIG_SYS_FSL_IFC_BANK_COUNT];
  908. u8 res5[IFC_FTIM_REG_LEN - IFC_FTIM_USED_LEN];
  909. u32 rb_stat;
  910. u32 res6[0x2];
  911. u32 ifc_gcr;
  912. u32 res7[0x2];
  913. u32 cm_evter_stat;
  914. u32 res8[0x2];
  915. u32 cm_evter_en;
  916. u32 res9[0x2];
  917. u32 cm_evter_intr_en;
  918. u32 res10[0x2];
  919. u32 cm_erattr0;
  920. u32 cm_erattr1;
  921. u32 res11[0x2];
  922. u32 ifc_ccr;
  923. u32 ifc_csr;
  924. u32 res12[0x2EB];
  925. struct fsl_ifc_nand ifc_nand;
  926. struct fsl_ifc_nor ifc_nor;
  927. struct fsl_ifc_gpcm ifc_gpcm;
  928. };
  929. #ifdef CONFIG_SYS_FSL_ERRATUM_IFC_A002769
  930. #undef CSPR_MSEL_NOR
  931. #define CSPR_MSEL_NOR CSPR_MSEL_GPCM
  932. #endif
  933. #endif /* CONFIG_FSL_IFC */
  934. #endif /* __ASSEMBLY__ */
  935. #endif /* __FSL_IFC_H */