ether_scc.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367
  1. /*
  2. * MPC8260 SCC Ethernet
  3. *
  4. * Copyright (c) 2000 MontaVista Software, Inc. Dan Malek (dmalek@jlc.net)
  5. *
  6. * (C) Copyright 2000 Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  7. * Marius Groeger <mgroeger@sysgo.de>
  8. *
  9. * (C) Copyright (c) 2001
  10. * Advent Networks, Inc. <http://www.adventnetworks.com>
  11. * Jay Monkman <jtm@smoothsmoothie.com>
  12. *
  13. * Modified so that it plays nicely when more than one ETHERNET interface
  14. * is in use a la ether_fcc.c.
  15. * (C) Copyright 2008
  16. * DENX Software Engineerin GmbH
  17. * Gary Jennejohn <garyj@denx.de>
  18. *
  19. * SPDX-License-Identifier: GPL-2.0+
  20. */
  21. #include <common.h>
  22. #include <asm/cpm_8260.h>
  23. #include <mpc8260.h>
  24. #include <malloc.h>
  25. #include <net.h>
  26. #include <command.h>
  27. #include <config.h>
  28. #if (CONFIG_ETHER_INDEX == 1)
  29. # define PROFF_ENET PROFF_SCC1
  30. # define CPM_CR_ENET_PAGE CPM_CR_SCC1_PAGE
  31. # define CPM_CR_ENET_SBLOCK CPM_CR_SCC1_SBLOCK
  32. # define CMXSCR_MASK (CMXSCR_SC1 |\
  33. CMXSCR_RS1CS_MSK |\
  34. CMXSCR_TS1CS_MSK)
  35. #elif (CONFIG_ETHER_INDEX == 2)
  36. # define PROFF_ENET PROFF_SCC2
  37. # define CPM_CR_ENET_PAGE CPM_CR_SCC2_PAGE
  38. # define CPM_CR_ENET_SBLOCK CPM_CR_SCC2_SBLOCK
  39. # define CMXSCR_MASK (CMXSCR_SC2 |\
  40. CMXSCR_RS2CS_MSK |\
  41. CMXSCR_TS2CS_MSK)
  42. #elif (CONFIG_ETHER_INDEX == 3)
  43. # define PROFF_ENET PROFF_SCC3
  44. # define CPM_CR_ENET_PAGE CPM_CR_SCC3_PAGE
  45. # define CPM_CR_ENET_SBLOCK CPM_CR_SCC3_SBLOCK
  46. # define CMXSCR_MASK (CMXSCR_SC3 |\
  47. CMXSCR_RS3CS_MSK |\
  48. CMXSCR_TS3CS_MSK)
  49. #elif (CONFIG_ETHER_INDEX == 4)
  50. # define PROFF_ENET PROFF_SCC4
  51. # define CPM_CR_ENET_PAGE CPM_CR_SCC4_PAGE
  52. # define CPM_CR_ENET_SBLOCK CPM_CR_SCC4_SBLOCK
  53. # define CMXSCR_MASK (CMXSCR_SC4 |\
  54. CMXSCR_RS4CS_MSK |\
  55. CMXSCR_TS4CS_MSK)
  56. #endif
  57. /* Ethernet Transmit and Receive Buffers */
  58. #define DBUF_LENGTH 1520
  59. #define TX_BUF_CNT 2
  60. #if !defined(CONFIG_SYS_SCC_TOUT_LOOP)
  61. #define CONFIG_SYS_SCC_TOUT_LOOP 1000000
  62. #endif
  63. static char txbuf[TX_BUF_CNT][ DBUF_LENGTH ];
  64. static uint rxIdx; /* index of the current RX buffer */
  65. static uint txIdx; /* index of the current TX buffer */
  66. /*
  67. * SCC Ethernet Tx and Rx buffer descriptors allocated at the
  68. * immr->udata_bd address on Dual-Port RAM
  69. * Provide for Double Buffering
  70. */
  71. typedef volatile struct CommonBufferDescriptor {
  72. cbd_t rxbd[PKTBUFSRX]; /* Rx BD */
  73. cbd_t txbd[TX_BUF_CNT]; /* Tx BD */
  74. } RTXBD;
  75. static RTXBD *rtx;
  76. static int sec_send(struct eth_device *dev, void *packet, int length)
  77. {
  78. int i;
  79. int result = 0;
  80. if (length <= 0) {
  81. printf("scc: bad packet size: %d\n", length);
  82. goto out;
  83. }
  84. for(i=0; rtx->txbd[txIdx].cbd_sc & BD_ENET_TX_READY; i++) {
  85. if (i >= CONFIG_SYS_SCC_TOUT_LOOP) {
  86. puts ("scc: tx buffer not ready\n");
  87. goto out;
  88. }
  89. }
  90. rtx->txbd[txIdx].cbd_bufaddr = (uint)packet;
  91. rtx->txbd[txIdx].cbd_datlen = length;
  92. rtx->txbd[txIdx].cbd_sc |= (BD_ENET_TX_READY | BD_ENET_TX_LAST |
  93. BD_ENET_TX_WRAP);
  94. for(i=0; rtx->txbd[txIdx].cbd_sc & BD_ENET_TX_READY; i++) {
  95. if (i >= CONFIG_SYS_SCC_TOUT_LOOP) {
  96. puts ("scc: tx error\n");
  97. goto out;
  98. }
  99. }
  100. /* return only status bits */
  101. result = rtx->txbd[txIdx].cbd_sc & BD_ENET_TX_STATS;
  102. out:
  103. return result;
  104. }
  105. static int sec_rx(struct eth_device *dev)
  106. {
  107. int length;
  108. for (;;)
  109. {
  110. if (rtx->rxbd[rxIdx].cbd_sc & BD_ENET_RX_EMPTY) {
  111. length = -1;
  112. break; /* nothing received - leave for() loop */
  113. }
  114. length = rtx->rxbd[rxIdx].cbd_datlen;
  115. if (rtx->rxbd[rxIdx].cbd_sc & 0x003f)
  116. {
  117. printf("err: %x\n", rtx->rxbd[rxIdx].cbd_sc);
  118. }
  119. else
  120. {
  121. /* Pass the packet up to the protocol layers. */
  122. NetReceive(NetRxPackets[rxIdx], length - 4);
  123. }
  124. /* Give the buffer back to the SCC. */
  125. rtx->rxbd[rxIdx].cbd_datlen = 0;
  126. /* wrap around buffer index when necessary */
  127. if ((rxIdx + 1) >= PKTBUFSRX) {
  128. rtx->rxbd[PKTBUFSRX - 1].cbd_sc = (BD_ENET_RX_WRAP |
  129. BD_ENET_RX_EMPTY);
  130. rxIdx = 0;
  131. }
  132. else {
  133. rtx->rxbd[rxIdx].cbd_sc = BD_ENET_RX_EMPTY;
  134. rxIdx++;
  135. }
  136. }
  137. return length;
  138. }
  139. /**************************************************************
  140. *
  141. * SCC Ethernet Initialization Routine
  142. *
  143. *************************************************************/
  144. static int sec_init(struct eth_device *dev, bd_t *bis)
  145. {
  146. int i;
  147. volatile immap_t *immr = (immap_t *)CONFIG_SYS_IMMR;
  148. scc_enet_t *pram_ptr;
  149. uint dpaddr;
  150. uchar ea[6];
  151. rxIdx = 0;
  152. txIdx = 0;
  153. /*
  154. * Assign static pointer to BD area.
  155. * Avoid exhausting DPRAM, which would cause a panic.
  156. */
  157. if (rtx == NULL) {
  158. dpaddr = m8260_cpm_dpalloc(sizeof(RTXBD) + 2, 16);
  159. rtx = (RTXBD *)&immr->im_dprambase[dpaddr];
  160. }
  161. /* 24.21 - (1-3): ioports have been set up already */
  162. /* 24.21 - (4,5): connect SCC's tx and rx clocks, use NMSI for SCC */
  163. immr->im_cpmux.cmx_uar = 0;
  164. immr->im_cpmux.cmx_scr = ( (immr->im_cpmux.cmx_scr & ~CMXSCR_MASK) |
  165. CONFIG_SYS_CMXSCR_VALUE);
  166. /* 24.21 (6) write RBASE and TBASE to parameter RAM */
  167. pram_ptr = (scc_enet_t *)&(immr->im_dprambase[PROFF_ENET]);
  168. pram_ptr->sen_genscc.scc_rbase = (unsigned int)(&rtx->rxbd[0]);
  169. pram_ptr->sen_genscc.scc_tbase = (unsigned int)(&rtx->txbd[0]);
  170. pram_ptr->sen_genscc.scc_rfcr = 0x18; /* Nrml Ops and Mot byte ordering */
  171. pram_ptr->sen_genscc.scc_tfcr = 0x18; /* Mot byte ordering, Nrml access */
  172. pram_ptr->sen_genscc.scc_mrblr = DBUF_LENGTH; /* max. package len 1520 */
  173. pram_ptr->sen_cpres = ~(0x0); /* Preset CRC */
  174. pram_ptr->sen_cmask = 0xdebb20e3; /* Constant Mask for CRC */
  175. /* 24.21 - (7): Write INIT RX AND TX PARAMETERS to CPCR */
  176. while(immr->im_cpm.cp_cpcr & CPM_CR_FLG);
  177. immr->im_cpm.cp_cpcr = mk_cr_cmd(CPM_CR_ENET_PAGE,
  178. CPM_CR_ENET_SBLOCK,
  179. 0x0c,
  180. CPM_CR_INIT_TRX) | CPM_CR_FLG;
  181. /* 24.21 - (8-18): Set up parameter RAM */
  182. pram_ptr->sen_crcec = 0x0; /* Error Counter CRC (unused) */
  183. pram_ptr->sen_alec = 0x0; /* Align Error Counter (unused) */
  184. pram_ptr->sen_disfc = 0x0; /* Discard Frame Counter (unused) */
  185. pram_ptr->sen_pads = 0x8888; /* Short Frame PAD Characters */
  186. pram_ptr->sen_retlim = 15; /* Retry Limit Threshold */
  187. pram_ptr->sen_maxflr = 1518; /* MAX Frame Length Register */
  188. pram_ptr->sen_minflr = 64; /* MIN Frame Length Register */
  189. pram_ptr->sen_maxd1 = DBUF_LENGTH; /* MAX DMA1 Length Register */
  190. pram_ptr->sen_maxd2 = DBUF_LENGTH; /* MAX DMA2 Length Register */
  191. pram_ptr->sen_gaddr1 = 0x0; /* Group Address Filter 1 (unused) */
  192. pram_ptr->sen_gaddr2 = 0x0; /* Group Address Filter 2 (unused) */
  193. pram_ptr->sen_gaddr3 = 0x0; /* Group Address Filter 3 (unused) */
  194. pram_ptr->sen_gaddr4 = 0x0; /* Group Address Filter 4 (unused) */
  195. eth_getenv_enetaddr("ethaddr", ea);
  196. pram_ptr->sen_paddrh = (ea[5] << 8) + ea[4];
  197. pram_ptr->sen_paddrm = (ea[3] << 8) + ea[2];
  198. pram_ptr->sen_paddrl = (ea[1] << 8) + ea[0];
  199. pram_ptr->sen_pper = 0x0; /* Persistence (unused) */
  200. pram_ptr->sen_iaddr1 = 0x0; /* Individual Address Filter 1 (unused) */
  201. pram_ptr->sen_iaddr2 = 0x0; /* Individual Address Filter 2 (unused) */
  202. pram_ptr->sen_iaddr3 = 0x0; /* Individual Address Filter 3 (unused) */
  203. pram_ptr->sen_iaddr4 = 0x0; /* Individual Address Filter 4 (unused) */
  204. pram_ptr->sen_taddrh = 0x0; /* Tmp Address (MSB) (unused) */
  205. pram_ptr->sen_taddrm = 0x0; /* Tmp Address (unused) */
  206. pram_ptr->sen_taddrl = 0x0; /* Tmp Address (LSB) (unused) */
  207. /* 24.21 - (19): Initialize RxBD */
  208. for (i = 0; i < PKTBUFSRX; i++)
  209. {
  210. rtx->rxbd[i].cbd_sc = BD_ENET_RX_EMPTY;
  211. rtx->rxbd[i].cbd_datlen = 0; /* Reset */
  212. rtx->rxbd[i].cbd_bufaddr = (uint)NetRxPackets[i];
  213. }
  214. rtx->rxbd[PKTBUFSRX - 1].cbd_sc |= BD_ENET_RX_WRAP;
  215. /* 24.21 - (20): Initialize TxBD */
  216. for (i = 0; i < TX_BUF_CNT; i++)
  217. {
  218. rtx->txbd[i].cbd_sc = (BD_ENET_TX_PAD |
  219. BD_ENET_TX_LAST |
  220. BD_ENET_TX_TC);
  221. rtx->txbd[i].cbd_datlen = 0; /* Reset */
  222. rtx->txbd[i].cbd_bufaddr = (uint)&txbuf[i][0];
  223. }
  224. rtx->txbd[TX_BUF_CNT - 1].cbd_sc |= BD_ENET_TX_WRAP;
  225. /* 24.21 - (21): Write 0xffff to SCCE */
  226. immr->im_scc[CONFIG_ETHER_INDEX-1].scc_scce = ~(0x0);
  227. /* 24.21 - (22): Write to SCCM to enable TXE, RXF, TXB events */
  228. immr->im_scc[CONFIG_ETHER_INDEX-1].scc_sccm = (SCCE_ENET_TXE |
  229. SCCE_ENET_RXF |
  230. SCCE_ENET_TXB);
  231. /* 24.21 - (23): we don't use ethernet interrupts */
  232. /* 24.21 - (24): Clear GSMR_H to enable normal operations */
  233. immr->im_scc[CONFIG_ETHER_INDEX-1].scc_gsmrh = 0;
  234. /* 24.21 - (25): Clear GSMR_L to enable normal operations */
  235. immr->im_scc[CONFIG_ETHER_INDEX-1].scc_gsmrl = (SCC_GSMRL_TCI |
  236. SCC_GSMRL_TPL_48 |
  237. SCC_GSMRL_TPP_10 |
  238. SCC_GSMRL_MODE_ENET);
  239. /* 24.21 - (26): Initialize DSR */
  240. immr->im_scc[CONFIG_ETHER_INDEX-1].scc_dsr = 0xd555;
  241. /* 24.21 - (27): Initialize PSMR2
  242. *
  243. * Settings:
  244. * CRC = 32-Bit CCITT
  245. * NIB = Begin searching for SFD 22 bits after RENA
  246. * FDE = Full Duplex Enable
  247. * BRO = Reject broadcast packets
  248. * PROMISCOUS = Catch all packets regardless of dest. MAC adress
  249. */
  250. immr->im_scc[CONFIG_ETHER_INDEX-1].scc_psmr = SCC_PSMR_ENCRC |
  251. SCC_PSMR_NIB22 |
  252. #if defined(CONFIG_SCC_ENET_FULL_DUPLEX)
  253. SCC_PSMR_FDE |
  254. #endif
  255. #if defined(CONFIG_SCC_ENET_NO_BROADCAST)
  256. SCC_PSMR_BRO |
  257. #endif
  258. #if defined(CONFIG_SCC_ENET_PROMISCOUS)
  259. SCC_PSMR_PRO |
  260. #endif
  261. 0;
  262. /* 24.21 - (28): Write to GSMR_L to enable SCC */
  263. immr->im_scc[CONFIG_ETHER_INDEX-1].scc_gsmrl |= (SCC_GSMRL_ENR |
  264. SCC_GSMRL_ENT);
  265. return 0;
  266. }
  267. static void sec_halt(struct eth_device *dev)
  268. {
  269. volatile immap_t *immr = (immap_t *)CONFIG_SYS_IMMR;
  270. immr->im_scc[CONFIG_ETHER_INDEX-1].scc_gsmrl &= ~(SCC_GSMRL_ENR |
  271. SCC_GSMRL_ENT);
  272. }
  273. #if 0
  274. static void sec_restart(void)
  275. {
  276. volatile immap_t *immr = (immap_t *)CONFIG_SYS_IMMR;
  277. immr->im_cpm.cp_scc[CONFIG_ETHER_INDEX-1].scc_gsmrl |= (SCC_GSMRL_ENR |
  278. SCC_GSMRL_ENT);
  279. }
  280. #endif
  281. int mpc82xx_scc_enet_initialize(bd_t *bis)
  282. {
  283. struct eth_device *dev;
  284. dev = (struct eth_device *) malloc(sizeof *dev);
  285. memset(dev, 0, sizeof *dev);
  286. sprintf(dev->name, "SCC");
  287. dev->init = sec_init;
  288. dev->halt = sec_halt;
  289. dev->send = sec_send;
  290. dev->recv = sec_rx;
  291. eth_register(dev);
  292. return 1;
  293. }