start.S 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724
  1. /*
  2. * Copyright (C) 1998 Dan Malek <dmalek@jlc.net>
  3. * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
  4. * Copyright (C) 2000,2001,2002 Wolfgang Denk <wd@denx.de>
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. /* U-Boot - Startup Code for PowerPC based Embedded Boards
  9. *
  10. *
  11. * The processor starts at 0x00000100 and the code is executed
  12. * from flash. The code is organized to be at an other address
  13. * in memory, but as long we don't jump around before relocating.
  14. * board_init lies at a quite high address and when the cpu has
  15. * jumped there, everything is ok.
  16. * This works because the cpu gives the FLASH (CS0) the whole
  17. * address space at startup, and board_init lies as a echo of
  18. * the flash somewhere up there in the memorymap.
  19. *
  20. * board_init will change CS0 to be positioned at the correct
  21. * address and (s)dram will be positioned at address 0
  22. */
  23. #include <asm-offsets.h>
  24. #include <config.h>
  25. #include <mpc824x.h>
  26. #include <version.h>
  27. #include <ppc_asm.tmpl>
  28. #include <ppc_defs.h>
  29. #include <asm/cache.h>
  30. #include <asm/mmu.h>
  31. #include <asm/u-boot.h>
  32. /* We don't want the MMU yet.
  33. */
  34. #undef MSR_KERNEL
  35. /* FP, Machine Check and Recoverable Interr. */
  36. #define MSR_KERNEL ( MSR_FP | MSR_ME | MSR_RI )
  37. /*
  38. * Set up GOT: Global Offset Table
  39. *
  40. * Use r12 to access the GOT
  41. */
  42. START_GOT
  43. GOT_ENTRY(_GOT2_TABLE_)
  44. GOT_ENTRY(_FIXUP_TABLE_)
  45. GOT_ENTRY(_start)
  46. GOT_ENTRY(_start_of_vectors)
  47. GOT_ENTRY(_end_of_vectors)
  48. GOT_ENTRY(transfer_to_handler)
  49. GOT_ENTRY(__init_end)
  50. GOT_ENTRY(__bss_end)
  51. GOT_ENTRY(__bss_start)
  52. END_GOT
  53. /*
  54. * r3 - 1st arg to board_init(): IMMP pointer
  55. * r4 - 2nd arg to board_init(): boot flag
  56. */
  57. .text
  58. .long 0x27051956 /* U-Boot Magic Number */
  59. .globl version_string
  60. version_string:
  61. .ascii U_BOOT_VERSION_STRING, "\0"
  62. . = EXC_OFF_SYS_RESET
  63. .globl _start
  64. _start:
  65. /* Initialize machine status; enable machine check interrupt */
  66. /*----------------------------------------------------------------------*/
  67. li r3, MSR_KERNEL /* Set FP, ME, RI flags */
  68. mtmsr r3
  69. mtspr SRR1, r3 /* Make SRR1 match MSR */
  70. addis r0,0,0x0000 /* lets make sure that r0 is really 0 */
  71. mtspr HID0, r0 /* disable I and D caches */
  72. mfspr r3, ICR /* clear Interrupt Cause Register */
  73. mfmsr r3 /* turn off address translation */
  74. addis r4,0,0xffff
  75. ori r4,r4,0xffcf
  76. and r3,r3,r4
  77. mtmsr r3
  78. isync
  79. sync /* the MMU should be off... */
  80. in_flash:
  81. /*
  82. * Setup BATs - cannot be done in C since we don't have a stack yet
  83. */
  84. bl setup_bats
  85. /* Enable MMU.
  86. */
  87. mfmsr r3
  88. ori r3, r3, (MSR_IR | MSR_DR)
  89. mtmsr r3
  90. /* Enable and invalidate data cache.
  91. */
  92. mfspr r3, HID0
  93. mr r2, r3
  94. ori r3, r3, HID0_DCE | HID0_DCI
  95. ori r2, r2, HID0_DCE
  96. sync
  97. mtspr HID0, r3
  98. mtspr HID0, r2
  99. sync
  100. /* Allocate Initial RAM in data cache.
  101. */
  102. lis r3, CONFIG_SYS_INIT_RAM_ADDR@h
  103. ori r3, r3, CONFIG_SYS_INIT_RAM_ADDR@l
  104. li r2, 128
  105. mtctr r2
  106. 1:
  107. dcbz r0, r3
  108. addi r3, r3, 32
  109. bdnz 1b
  110. /* Lock way0 in data cache.
  111. */
  112. mfspr r3, 1011
  113. lis r2, 0xffff
  114. ori r2, r2, 0xff1f
  115. and r3, r3, r2
  116. ori r3, r3, 0x0080
  117. sync
  118. mtspr 1011, r3
  119. /*
  120. * Thisk the stack pointer *somewhere* sensible. Doesnt
  121. * matter much where as we'll move it when we relocate
  122. */
  123. lis r1, (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_GBL_DATA_OFFSET)@h
  124. ori r1, r1, (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_GBL_DATA_OFFSET)@l
  125. li r0, 0 /* Make room for stack frame header and */
  126. stwu r0, -4(r1) /* clear final stack frame so that */
  127. stwu r0, -4(r1) /* stack backtraces terminate cleanly */
  128. /* let the C-code set up the rest */
  129. /* */
  130. /* Be careful to keep code relocatable ! */
  131. /*----------------------------------------------------------------------*/
  132. GET_GOT /* initialize GOT access */
  133. /* r3: IMMR */
  134. bl cpu_init_f /* run low-level CPU init code (from Flash) */
  135. bl board_init_f /* run 1st part of board init code (from Flash) */
  136. /* NOTREACHED - board_init_f() does not return */
  137. .globl _start_of_vectors
  138. _start_of_vectors:
  139. /* Machine check */
  140. STD_EXCEPTION(EXC_OFF_MACH_CHCK, MachineCheck, MachineCheckException)
  141. /* Data Storage exception. "Never" generated on the 860. */
  142. STD_EXCEPTION(EXC_OFF_DATA_STOR, DataStorage, UnknownException)
  143. /* Instruction Storage exception. "Never" generated on the 860. */
  144. STD_EXCEPTION(EXC_OFF_INS_STOR, InstStorage, UnknownException)
  145. /* External Interrupt exception. */
  146. STD_EXCEPTION(EXC_OFF_EXTERNAL, ExtInterrupt, external_interrupt)
  147. /* Alignment exception. */
  148. . = EXC_OFF_ALIGN
  149. Alignment:
  150. EXCEPTION_PROLOG(SRR0, SRR1)
  151. mfspr r4,DAR
  152. stw r4,_DAR(r21)
  153. mfspr r5,DSISR
  154. stw r5,_DSISR(r21)
  155. addi r3,r1,STACK_FRAME_OVERHEAD
  156. EXC_XFER_TEMPLATE(Alignment, AlignmentException, MSR_KERNEL, COPY_EE)
  157. /* Program check exception */
  158. . = EXC_OFF_PROGRAM
  159. ProgramCheck:
  160. EXCEPTION_PROLOG(SRR0, SRR1)
  161. addi r3,r1,STACK_FRAME_OVERHEAD
  162. EXC_XFER_TEMPLATE(ProgramCheck, ProgramCheckException,
  163. MSR_KERNEL, COPY_EE)
  164. /* No FPU on MPC8xx. This exception is not supposed to happen.
  165. */
  166. STD_EXCEPTION(EXC_OFF_FPUNAVAIL, FPUnavailable, UnknownException)
  167. /* I guess we could implement decrementer, and may have
  168. * to someday for timekeeping.
  169. */
  170. STD_EXCEPTION(EXC_OFF_DECR, Decrementer, timer_interrupt)
  171. STD_EXCEPTION(0xa00, Trap_0a, UnknownException)
  172. STD_EXCEPTION(0xb00, Trap_0b, UnknownException)
  173. STD_EXCEPTION(0xc00, SystemCall, UnknownException)
  174. STD_EXCEPTION(EXC_OFF_TRACE, SingleStep, UnknownException)
  175. STD_EXCEPTION(EXC_OFF_FPUNASSIST, Trap_0e, UnknownException)
  176. STD_EXCEPTION(EXC_OFF_PMI, Trap_0f, UnknownException)
  177. STD_EXCEPTION(EXC_OFF_ITME, InstructionTransMiss, UnknownException)
  178. STD_EXCEPTION(EXC_OFF_DLTME, DataLoadTransMiss, UnknownException)
  179. STD_EXCEPTION(EXC_OFF_DSTME, DataStoreTransMiss, UnknownException)
  180. STD_EXCEPTION(EXC_OFF_IABE, InstructionBreakpoint, DebugException)
  181. STD_EXCEPTION(EXC_OFF_SMIE, SysManageInt, UnknownException)
  182. STD_EXCEPTION(0x1500, Reserved5, UnknownException)
  183. STD_EXCEPTION(0x1600, Reserved6, UnknownException)
  184. STD_EXCEPTION(0x1700, Reserved7, UnknownException)
  185. STD_EXCEPTION(0x1800, Reserved8, UnknownException)
  186. STD_EXCEPTION(0x1900, Reserved9, UnknownException)
  187. STD_EXCEPTION(0x1a00, ReservedA, UnknownException)
  188. STD_EXCEPTION(0x1b00, ReservedB, UnknownException)
  189. STD_EXCEPTION(0x1c00, ReservedC, UnknownException)
  190. STD_EXCEPTION(0x1d00, ReservedD, UnknownException)
  191. STD_EXCEPTION(0x1e00, ReservedE, UnknownException)
  192. STD_EXCEPTION(0x1f00, ReservedF, UnknownException)
  193. STD_EXCEPTION(EXC_OFF_RMTE, RunModeTrace, UnknownException)
  194. .globl _end_of_vectors
  195. _end_of_vectors:
  196. . = 0x3000
  197. /*
  198. * This code finishes saving the registers to the exception frame
  199. * and jumps to the appropriate handler for the exception.
  200. * Register r21 is pointer into trap frame, r1 has new stack pointer.
  201. */
  202. .globl transfer_to_handler
  203. transfer_to_handler:
  204. stw r22,_NIP(r21)
  205. lis r22,MSR_POW@h
  206. andc r23,r23,r22
  207. stw r23,_MSR(r21)
  208. SAVE_GPR(7, r21)
  209. SAVE_4GPRS(8, r21)
  210. SAVE_8GPRS(12, r21)
  211. SAVE_8GPRS(24, r21)
  212. #if 0
  213. andi. r23,r23,MSR_PR
  214. mfspr r23,SPRG3 /* if from user, fix up tss.regs */
  215. beq 2f
  216. addi r24,r1,STACK_FRAME_OVERHEAD
  217. stw r24,PT_REGS(r23)
  218. 2: addi r2,r23,-TSS /* set r2 to current */
  219. tovirt(r2,r2,r23)
  220. #endif
  221. mflr r23
  222. andi. r24,r23,0x3f00 /* get vector offset */
  223. stw r24,TRAP(r21)
  224. li r22,0
  225. stw r22,RESULT(r21)
  226. mtspr SPRG2,r22 /* r1 is now kernel sp */
  227. #if 0
  228. addi r24,r2,TASK_STRUCT_SIZE /* check for kernel stack overflow */
  229. cmplw 0,r1,r2
  230. cmplw 1,r1,r24
  231. crand 1,1,4
  232. bgt stack_ovf /* if r2 < r1 < r2+TASK_STRUCT_SIZE */
  233. #endif
  234. lwz r24,0(r23) /* virtual address of handler */
  235. lwz r23,4(r23) /* where to go when done */
  236. mtspr SRR0,r24
  237. ori r20,r20,0x30 /* enable IR, DR */
  238. mtspr SRR1,r20
  239. mtlr r23
  240. SYNC
  241. rfi /* jump to handler, enable MMU */
  242. int_return:
  243. mfmsr r28 /* Disable interrupts */
  244. li r4,0
  245. ori r4,r4,MSR_EE
  246. andc r28,r28,r4
  247. SYNC /* Some chip revs need this... */
  248. mtmsr r28
  249. SYNC
  250. lwz r2,_CTR(r1)
  251. lwz r0,_LINK(r1)
  252. mtctr r2
  253. mtlr r0
  254. lwz r2,_XER(r1)
  255. lwz r0,_CCR(r1)
  256. mtspr XER,r2
  257. mtcrf 0xFF,r0
  258. REST_10GPRS(3, r1)
  259. REST_10GPRS(13, r1)
  260. REST_8GPRS(23, r1)
  261. REST_GPR(31, r1)
  262. lwz r2,_NIP(r1) /* Restore environment */
  263. lwz r0,_MSR(r1)
  264. mtspr SRR0,r2
  265. mtspr SRR1,r0
  266. lwz r0,GPR0(r1)
  267. lwz r2,GPR2(r1)
  268. lwz r1,GPR1(r1)
  269. SYNC
  270. rfi
  271. /* Cache functions.
  272. */
  273. .globl icache_enable
  274. icache_enable:
  275. mfspr r5,HID0 /* turn on the I cache. */
  276. ori r5,r5,0x8800 /* Instruction cache only! */
  277. addis r6,0,0xFFFF
  278. ori r6,r6,0xF7FF
  279. and r6,r5,r6 /* clear the invalidate bit */
  280. sync
  281. mtspr HID0,r5
  282. mtspr HID0,r6
  283. isync
  284. sync
  285. blr
  286. .globl icache_disable
  287. icache_disable:
  288. mfspr r5,HID0
  289. addis r6,0,0xFFFF
  290. ori r6,r6,0x7FFF
  291. and r5,r5,r6
  292. sync
  293. mtspr HID0,r5
  294. isync
  295. sync
  296. blr
  297. .globl icache_status
  298. icache_status:
  299. mfspr r3, HID0
  300. srwi r3, r3, 15 /* >>15 & 1=> select bit 16 */
  301. andi. r3, r3, 1
  302. blr
  303. .globl dcache_enable
  304. dcache_enable:
  305. mfspr r5,HID0 /* turn on the D cache. */
  306. ori r5,r5,0x4400 /* Data cache only! */
  307. mfspr r4, PVR /* read PVR */
  308. srawi r3, r4, 16 /* shift off the least 16 bits */
  309. cmpi 0, 0, r3, 0xC /* Check for Max pvr */
  310. bne NotMax
  311. ori r5,r5,0x0040 /* setting the DCFA bit, for Max rev 1 errata */
  312. NotMax:
  313. addis r6,0,0xFFFF
  314. ori r6,r6,0xFBFF
  315. and r6,r5,r6 /* clear the invalidate bit */
  316. sync
  317. mtspr HID0,r5
  318. mtspr HID0,r6
  319. isync
  320. sync
  321. blr
  322. .globl dcache_disable
  323. dcache_disable:
  324. mfspr r5,HID0
  325. addis r6,0,0xFFFF
  326. ori r6,r6,0xBFFF
  327. and r5,r5,r6
  328. sync
  329. mtspr HID0,r5
  330. isync
  331. sync
  332. blr
  333. .globl dcache_status
  334. dcache_status:
  335. mfspr r3, HID0
  336. srwi r3, r3, 14 /* >>14 & 1=> select bit 17 */
  337. andi. r3, r3, 1
  338. blr
  339. .globl dc_read
  340. dc_read:
  341. /*TODO : who uses this, what should it do?
  342. */
  343. blr
  344. .globl get_pvr
  345. get_pvr:
  346. mfspr r3, PVR
  347. blr
  348. /*------------------------------------------------------------------------------*/
  349. /*
  350. * void relocate_code (addr_sp, gd, addr_moni)
  351. *
  352. * This "function" does not return, instead it continues in RAM
  353. * after relocating the monitor code.
  354. *
  355. * r3 = dest
  356. * r4 = src
  357. * r5 = length in bytes
  358. * r6 = cachelinesize
  359. */
  360. .globl relocate_code
  361. relocate_code:
  362. mr r1, r3 /* Set new stack pointer */
  363. mr r9, r4 /* Save copy of Global Data pointer */
  364. mr r10, r5 /* Save copy of Destination Address */
  365. GET_GOT
  366. mr r3, r5 /* Destination Address */
  367. #ifdef CONFIG_SYS_RAMBOOT
  368. lis r4, CONFIG_SYS_SDRAM_BASE@h /* Source Address */
  369. ori r4, r4, CONFIG_SYS_SDRAM_BASE@l
  370. #else
  371. lis r4, CONFIG_SYS_MONITOR_BASE@h /* Source Address */
  372. ori r4, r4, CONFIG_SYS_MONITOR_BASE@l
  373. #endif
  374. lwz r5, GOT(__init_end)
  375. sub r5, r5, r4
  376. li r6, CONFIG_SYS_CACHELINE_SIZE /* Cache Line Size */
  377. /*
  378. * Fix GOT pointer:
  379. *
  380. * New GOT-PTR = (old GOT-PTR - CONFIG_SYS_MONITOR_BASE) + Destination Address
  381. *
  382. * Offset:
  383. */
  384. sub r15, r10, r4
  385. /* First our own GOT */
  386. add r12, r12, r15
  387. /* the the one used by the C code */
  388. add r30, r30, r15
  389. /*
  390. * Now relocate code
  391. */
  392. cmplw cr1,r3,r4
  393. addi r0,r5,3
  394. srwi. r0,r0,2
  395. beq cr1,4f /* In place copy is not necessary */
  396. beq 7f /* Protect against 0 count */
  397. mtctr r0
  398. bge cr1,2f
  399. la r8,-4(r4)
  400. la r7,-4(r3)
  401. 1: lwzu r0,4(r8)
  402. stwu r0,4(r7)
  403. bdnz 1b
  404. b 4f
  405. 2: slwi r0,r0,2
  406. add r8,r4,r0
  407. add r7,r3,r0
  408. 3: lwzu r0,-4(r8)
  409. stwu r0,-4(r7)
  410. bdnz 3b
  411. 4:
  412. /* Unlock the data cache and invalidate locked area */
  413. xor r0, r0, r0
  414. mtspr 1011, r0
  415. lis r4, CONFIG_SYS_INIT_RAM_ADDR@h
  416. ori r4, r4, CONFIG_SYS_INIT_RAM_ADDR@l
  417. li r0, 128
  418. mtctr r0
  419. 41:
  420. dcbi r0, r4
  421. addi r4, r4, 32
  422. bdnz 41b
  423. /*
  424. * Now flush the cache: note that we must start from a cache aligned
  425. * address. Otherwise we might miss one cache line.
  426. */
  427. cmpwi r6,0
  428. add r5,r3,r5
  429. beq 7f /* Always flush prefetch queue in any case */
  430. subi r0,r6,1
  431. andc r3,r3,r0
  432. mr r4,r3
  433. 5: dcbst 0,r4
  434. add r4,r4,r6
  435. cmplw r4,r5
  436. blt 5b
  437. sync /* Wait for all dcbst to complete on bus */
  438. mr r4,r3
  439. 6: icbi 0,r4
  440. add r4,r4,r6
  441. cmplw r4,r5
  442. blt 6b
  443. 7: sync /* Wait for all icbi to complete on bus */
  444. isync
  445. /*
  446. * We are done. Do not return, instead branch to second part of board
  447. * initialization, now running from RAM.
  448. */
  449. addi r0, r10, in_ram - _start + EXC_OFF_SYS_RESET
  450. mtlr r0
  451. blr
  452. in_ram:
  453. /*
  454. * Relocation Function, r12 point to got2+0x8000
  455. *
  456. * Adjust got2 pointers, no need to check for 0, this code
  457. * already puts a few entries in the table.
  458. */
  459. li r0,__got2_entries@sectoff@l
  460. la r3,GOT(_GOT2_TABLE_)
  461. lwz r11,GOT(_GOT2_TABLE_)
  462. mtctr r0
  463. sub r11,r3,r11
  464. addi r3,r3,-4
  465. 1: lwzu r0,4(r3)
  466. cmpwi r0,0
  467. beq- 2f
  468. add r0,r0,r11
  469. stw r0,0(r3)
  470. 2: bdnz 1b
  471. /*
  472. * Now adjust the fixups and the pointers to the fixups
  473. * in case we need to move ourselves again.
  474. */
  475. li r0,__fixup_entries@sectoff@l
  476. lwz r3,GOT(_FIXUP_TABLE_)
  477. cmpwi r0,0
  478. mtctr r0
  479. addi r3,r3,-4
  480. beq 4f
  481. 3: lwzu r4,4(r3)
  482. lwzux r0,r4,r11
  483. cmpwi r0,0
  484. add r0,r0,r11
  485. stw r4,0(r3)
  486. beq- 5f
  487. stw r0,0(r4)
  488. 5: bdnz 3b
  489. 4:
  490. clear_bss:
  491. /*
  492. * Now clear BSS segment
  493. */
  494. lwz r3,GOT(__bss_start)
  495. lwz r4,GOT(__bss_end)
  496. cmplw 0, r3, r4
  497. beq 6f
  498. li r0, 0
  499. 5:
  500. stw r0, 0(r3)
  501. addi r3, r3, 4
  502. cmplw 0, r3, r4
  503. blt 5b
  504. 6:
  505. mr r3, r9 /* Global Data pointer */
  506. mr r4, r10 /* Destination Address */
  507. bl board_init_r
  508. /*
  509. * Copy exception vector code to low memory
  510. *
  511. * r3: dest_addr
  512. * r7: source address, r8: end address, r9: target address
  513. */
  514. .globl trap_init
  515. trap_init:
  516. mflr r4 /* save link register */
  517. GET_GOT
  518. lwz r7, GOT(_start)
  519. lwz r8, GOT(_end_of_vectors)
  520. li r9, 0x100 /* reset vector always at 0x100 */
  521. cmplw 0, r7, r8
  522. bgelr /* return if r7>=r8 - just in case */
  523. 1:
  524. lwz r0, 0(r7)
  525. stw r0, 0(r9)
  526. addi r7, r7, 4
  527. addi r9, r9, 4
  528. cmplw 0, r7, r8
  529. bne 1b
  530. /*
  531. * relocate `hdlr' and `int_return' entries
  532. */
  533. li r7, .L_MachineCheck - _start + EXC_OFF_SYS_RESET
  534. li r8, Alignment - _start + EXC_OFF_SYS_RESET
  535. 2:
  536. bl trap_reloc
  537. addi r7, r7, 0x100 /* next exception vector */
  538. cmplw 0, r7, r8
  539. blt 2b
  540. li r7, .L_Alignment - _start + EXC_OFF_SYS_RESET
  541. bl trap_reloc
  542. li r7, .L_ProgramCheck - _start + EXC_OFF_SYS_RESET
  543. bl trap_reloc
  544. li r7, .L_FPUnavailable - _start + EXC_OFF_SYS_RESET
  545. li r8, SystemCall - _start + EXC_OFF_SYS_RESET
  546. 3:
  547. bl trap_reloc
  548. addi r7, r7, 0x100 /* next exception vector */
  549. cmplw 0, r7, r8
  550. blt 3b
  551. li r7, .L_SingleStep - _start + EXC_OFF_SYS_RESET
  552. li r8, _end_of_vectors - _start + EXC_OFF_SYS_RESET
  553. 4:
  554. bl trap_reloc
  555. addi r7, r7, 0x100 /* next exception vector */
  556. cmplw 0, r7, r8
  557. blt 4b
  558. mtlr r4 /* restore link register */
  559. blr
  560. /* Setup the BAT registers.
  561. */
  562. setup_bats:
  563. lis r4, CONFIG_SYS_IBAT0L@h
  564. ori r4, r4, CONFIG_SYS_IBAT0L@l
  565. lis r3, CONFIG_SYS_IBAT0U@h
  566. ori r3, r3, CONFIG_SYS_IBAT0U@l
  567. mtspr IBAT0L, r4
  568. mtspr IBAT0U, r3
  569. isync
  570. lis r4, CONFIG_SYS_DBAT0L@h
  571. ori r4, r4, CONFIG_SYS_DBAT0L@l
  572. lis r3, CONFIG_SYS_DBAT0U@h
  573. ori r3, r3, CONFIG_SYS_DBAT0U@l
  574. mtspr DBAT0L, r4
  575. mtspr DBAT0U, r3
  576. isync
  577. lis r4, CONFIG_SYS_IBAT1L@h
  578. ori r4, r4, CONFIG_SYS_IBAT1L@l
  579. lis r3, CONFIG_SYS_IBAT1U@h
  580. ori r3, r3, CONFIG_SYS_IBAT1U@l
  581. mtspr IBAT1L, r4
  582. mtspr IBAT1U, r3
  583. isync
  584. lis r4, CONFIG_SYS_DBAT1L@h
  585. ori r4, r4, CONFIG_SYS_DBAT1L@l
  586. lis r3, CONFIG_SYS_DBAT1U@h
  587. ori r3, r3, CONFIG_SYS_DBAT1U@l
  588. mtspr DBAT1L, r4
  589. mtspr DBAT1U, r3
  590. isync
  591. lis r4, CONFIG_SYS_IBAT2L@h
  592. ori r4, r4, CONFIG_SYS_IBAT2L@l
  593. lis r3, CONFIG_SYS_IBAT2U@h
  594. ori r3, r3, CONFIG_SYS_IBAT2U@l
  595. mtspr IBAT2L, r4
  596. mtspr IBAT2U, r3
  597. isync
  598. lis r4, CONFIG_SYS_DBAT2L@h
  599. ori r4, r4, CONFIG_SYS_DBAT2L@l
  600. lis r3, CONFIG_SYS_DBAT2U@h
  601. ori r3, r3, CONFIG_SYS_DBAT2U@l
  602. mtspr DBAT2L, r4
  603. mtspr DBAT2U, r3
  604. isync
  605. lis r4, CONFIG_SYS_IBAT3L@h
  606. ori r4, r4, CONFIG_SYS_IBAT3L@l
  607. lis r3, CONFIG_SYS_IBAT3U@h
  608. ori r3, r3, CONFIG_SYS_IBAT3U@l
  609. mtspr IBAT3L, r4
  610. mtspr IBAT3U, r3
  611. isync
  612. lis r4, CONFIG_SYS_DBAT3L@h
  613. ori r4, r4, CONFIG_SYS_DBAT3L@l
  614. lis r3, CONFIG_SYS_DBAT3U@h
  615. ori r3, r3, CONFIG_SYS_DBAT3U@l
  616. mtspr DBAT3L, r4
  617. mtspr DBAT3U, r3
  618. isync
  619. /* Invalidate TLBs.
  620. * -> for (val = 0; val < 0x20000; val+=0x1000)
  621. * -> tlbie(val);
  622. */
  623. lis r3, 0
  624. lis r5, 2
  625. 1:
  626. tlbie r3
  627. addi r3, r3, 0x1000
  628. cmp 0, 0, r3, r5
  629. blt 1b
  630. blr