ls102xa_devdis.h 1.9 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152
  1. /*
  2. * Copyright 2015 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef __FSL_LS102XA_DEVDIS_H_
  7. #define __FSL_LS102XA_DEVDIS_H_
  8. #include <fsl_devdis.h>
  9. const struct devdis_table devdis_tbl[] = {
  10. { "pbl", 0x0, 0x80000000 }, /* PBL */
  11. { "esdhc", 0x0, 0x20000000 }, /* eSDHC */
  12. { "qdma", 0x0, 0x800000 }, /* qDMA */
  13. { "edma", 0x0, 0x400000 }, /* eDMA */
  14. { "usb3", 0x0, 0x84000 }, /* USB3.0 controller and PHY*/
  15. { "usb2", 0x0, 0x40000 }, /* USB2.0 controller */
  16. { "sata", 0x0, 0x8000 }, /* SATA */
  17. { "sec", 0x0, 0x200 }, /* SEC */
  18. { "dcu", 0x0, 0x2 }, /* Display controller Unit */
  19. { "qe", 0x0, 0x1 }, /* QUICC Engine */
  20. { "etsec1", 0x1, 0x80000000 }, /* eTSEC1 controller */
  21. { "etesc2", 0x1, 0x40000000 }, /* eTSEC2 controller */
  22. { "etsec3", 0x1, 0x20000000 }, /* eTSEC3 controller */
  23. { "pex1", 0x2, 0x80000000 }, /* PCIE controller 1 */
  24. { "pex2", 0x2, 0x40000000 }, /* PCIE controller 2 */
  25. { "duart1", 0x3, 0x20000000 }, /* DUART1 */
  26. { "duart2", 0x3, 0x10000000 }, /* DUART2 */
  27. { "qspi", 0x3, 0x8000000 }, /* QSPI */
  28. { "ddr", 0x4, 0x80000000 }, /* DDR */
  29. { "ocram1", 0x4, 0x8000000 }, /* OCRAM1 */
  30. { "ifc", 0x4, 0x800000 }, /* IFC */
  31. { "gpio", 0x4, 0x400000 }, /* GPIO */
  32. { "dbg", 0x4, 0x200000 }, /* DBG */
  33. { "can1", 0x4, 0x80000 }, /* FlexCAN1 */
  34. { "can2_4", 0x4, 0x40000 }, /* FlexCAN2_3_4 */
  35. { "ftm2_8", 0x4, 0x20000 }, /* FlexTimer2_3_4_5_6_7_8 */
  36. { "secmon", 0x4, 0x4000 }, /* Security Monitor */
  37. { "wdog1_2", 0x4, 0x400 }, /* WatchDog1_2 */
  38. { "i2c2_3", 0x4, 0x200 }, /* I2C2_3 */
  39. { "sai1_4", 0x4, 0x100 }, /* SAI1_2_3_4 */
  40. { "lpuart2_6", 0x4, 0x80 }, /* LPUART2_3_4_5_6 */
  41. { "dspi1_2", 0x4, 0x40 }, /* DSPI1_2 */
  42. { "asrc", 0x4, 0x20 }, /* ASRC */
  43. { "spdif", 0x4, 0x10 }, /* SPDIF */
  44. { "i2c1", 0x4, 0x4 }, /* I2C1 */
  45. { "lpuart1", 0x4, 0x2 }, /* LPUART1 */
  46. { "ftm1", 0x4, 0x1 }, /* FlexTimer1 */
  47. };
  48. #endif