mv_ddr_plat.h 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * Copyright (C) Marvell International Ltd. and its affiliates
  4. */
  5. #ifndef _MV_DDR_PLAT_H
  6. #define _MV_DDR_PLAT_H
  7. #define MAX_INTERFACE_NUM 1
  8. #define MAX_BUS_NUM 5
  9. #define DDR_IF_CTRL_SUBPHYS_NUM 3
  10. #define DFS_LOW_FREQ_VALUE 120
  11. #define SDRAM_CS_SIZE 0xfffffff /* FIXME: implement a function for cs size for each platform */
  12. #define INTER_REGS_BASE SOC_REGS_PHY_BASE
  13. #define AP_INT_REG_START_ADDR 0xd0000000
  14. #define AP_INT_REG_END_ADDR 0xd0100000
  15. /* Controler bus divider 1 for 32 bit, 2 for 64 bit */
  16. #define DDR_CONTROLLER_BUS_WIDTH_MULTIPLIER 1
  17. /* Tune internal training params values */
  18. #define TUNE_TRAINING_PARAMS_CK_DELAY 160
  19. #define TUNE_TRAINING_PARAMS_PHYREG3VAL 0xA
  20. #define TUNE_TRAINING_PARAMS_PRI_DATA 123
  21. #define TUNE_TRAINING_PARAMS_NRI_DATA 123
  22. #define TUNE_TRAINING_PARAMS_PRI_CTRL 74
  23. #define TUNE_TRAINING_PARAMS_NRI_CTRL 74
  24. #define TUNE_TRAINING_PARAMS_P_ODT_DATA 45
  25. #define TUNE_TRAINING_PARAMS_N_ODT_DATA 45
  26. #define TUNE_TRAINING_PARAMS_P_ODT_CTRL 45
  27. #define TUNE_TRAINING_PARAMS_N_ODT_CTRL 45
  28. #define TUNE_TRAINING_PARAMS_DIC 0x2
  29. #define TUNE_TRAINING_PARAMS_ODT_CONFIG_2CS 0x120012
  30. #define TUNE_TRAINING_PARAMS_ODT_CONFIG_1CS 0x10000
  31. #define TUNE_TRAINING_PARAMS_RTT_NOM 0x44
  32. #define TUNE_TRAINING_PARAMS_RTT_WR_1CS 0x0 /*off*/
  33. #define TUNE_TRAINING_PARAMS_RTT_WR_2CS 0x0 /*off*/
  34. #define MARVELL_BOARD MARVELL_BOARD_ID_BASE
  35. #define REG_DEVICE_SAR1_ADDR 0xe4204
  36. #define RST2_CPU_DDR_CLOCK_SELECT_IN_OFFSET 17
  37. #define RST2_CPU_DDR_CLOCK_SELECT_IN_MASK 0x1f
  38. #define DEVICE_SAMPLE_AT_RESET2_REG 0x18604
  39. #define DEVICE_SAMPLE_AT_RESET2_REG_REFCLK_OFFSET 0
  40. #define DEVICE_SAMPLE_AT_RESET2_REG_REFCLK_25MHZ 0
  41. #define DEVICE_SAMPLE_AT_RESET2_REG_REFCLK_40MHZ 1
  42. /* DRAM Windows */
  43. #define REG_XBAR_WIN_5_CTRL_ADDR 0x20050
  44. #define REG_XBAR_WIN_5_BASE_ADDR 0x20054
  45. /* DRAM Windows */
  46. #define REG_XBAR_WIN_4_CTRL_ADDR 0x20040
  47. #define REG_XBAR_WIN_4_BASE_ADDR 0x20044
  48. #define REG_XBAR_WIN_4_REMAP_ADDR 0x20048
  49. #define REG_XBAR_WIN_7_REMAP_ADDR 0x20078
  50. #define REG_XBAR_WIN_16_CTRL_ADDR 0x200d0
  51. #define REG_XBAR_WIN_16_BASE_ADDR 0x200d4
  52. #define REG_XBAR_WIN_16_REMAP_ADDR 0x200dc
  53. #define REG_XBAR_WIN_19_CTRL_ADDR 0x200e8
  54. #define REG_FASTPATH_WIN_BASE_ADDR(win) (0x20180 + (0x8 * win))
  55. #define REG_FASTPATH_WIN_CTRL_ADDR(win) (0x20184 + (0x8 * win))
  56. #define CPU_CONFIGURATION_REG(id) (0x21800 + (id * 0x100))
  57. #define CPU_MRVL_ID_OFFSET 0x10
  58. #define SAR1_CPU_CORE_MASK 0x00000018
  59. #define SAR1_CPU_CORE_OFFSET 3
  60. /* SatR defined too change topology busWidth and ECC configuration */
  61. #define DDR_SATR_CONFIG_MASK_WIDTH 0x8
  62. #define DDR_SATR_CONFIG_MASK_ECC 0x10
  63. #define DDR_SATR_CONFIG_MASK_ECC_PUP 0x20
  64. #define REG_SAMPLE_RESET_HIGH_ADDR 0x18600
  65. #define MV_BOARD_REFCLK_25MHZ 25000000
  66. #define MV_BOARD_REFCLK MV_BOARD_REFCLK_25MHZ
  67. #define MAX_DQ_NUM 40
  68. /* dram line buffer registers */
  69. #define DLB_CTRL_REG 0x1700
  70. #define DLB_EN_OFFS 0
  71. #define DLB_EN_MASK 0x1
  72. #define DLB_EN_ENA 1
  73. #define DLB_EN_DIS 0
  74. #define WR_COALESCE_EN_OFFS 2
  75. #define WR_COALESCE_EN_MASK 0x1
  76. #define WR_COALESCE_EN_ENA 1
  77. #define WR_COALESCE_EN_DIS 0
  78. #define AXI_PREFETCH_EN_OFFS 3
  79. #define AXI_PREFETCH_EN_MASK 0x1
  80. #define AXI_PREFETCH_EN_ENA 1
  81. #define AXI_PREFETCH_EN_DIS 0
  82. #define MBUS_PREFETCH_EN_OFFS 4
  83. #define MBUS_PREFETCH_EN_MASK 0x1
  84. #define MBUS_PREFETCH_EN_ENA 1
  85. #define MBUS_PREFETCH_EN_DIS 0
  86. #define PREFETCH_NXT_LN_SZ_TRIG_OFFS 6
  87. #define PREFETCH_NXT_LN_SZ_TRIG_MASK 0x1
  88. #define PREFETCH_NXT_LN_SZ_TRIG_ENA 1
  89. #define PREFETCH_NXT_LN_SZ_TRIG_DIS 0
  90. #define DLB_BUS_OPT_WT_REG 0x1704
  91. #define DLB_AGING_REG 0x1708
  92. #define DLB_EVICTION_CTRL_REG 0x170c
  93. #define DLB_EVICTION_TIMERS_REG 0x1710
  94. #define DLB_USER_CMD_REG 0x1714
  95. #define DLB_WTS_DIFF_CS_REG 0x1770
  96. #define DLB_WTS_DIFF_BG_REG 0x1774
  97. #define DLB_WTS_SAME_BG_REG 0x1778
  98. #define DLB_WTS_CMDS_REG 0x177c
  99. #define DLB_WTS_ATTR_PRIO_REG 0x1780
  100. #define DLB_QUEUE_MAP_REG 0x1784
  101. #define DLB_SPLIT_REG 0x1788
  102. /* Subphy result control per byte registers */
  103. #define RESULT_CONTROL_BYTE_PUP_0_REG 0x1830
  104. #define RESULT_CONTROL_BYTE_PUP_1_REG 0x1834
  105. #define RESULT_CONTROL_BYTE_PUP_2_REG 0x1838
  106. #define RESULT_CONTROL_BYTE_PUP_3_REG 0x183c
  107. #define RESULT_CONTROL_BYTE_PUP_4_REG 0x18b0
  108. /* Subphy result control per bit registers */
  109. #define RESULT_CONTROL_PUP_0_BIT_0_REG 0x18b4
  110. #define RESULT_CONTROL_PUP_0_BIT_1_REG 0x18b8
  111. #define RESULT_CONTROL_PUP_0_BIT_2_REG 0x18bc
  112. #define RESULT_CONTROL_PUP_0_BIT_3_REG 0x18c0
  113. #define RESULT_CONTROL_PUP_0_BIT_4_REG 0x18c4
  114. #define RESULT_CONTROL_PUP_0_BIT_5_REG 0x18c8
  115. #define RESULT_CONTROL_PUP_0_BIT_6_REG 0x18cc
  116. #define RESULT_CONTROL_PUP_0_BIT_7_REG 0x18f0
  117. #define RESULT_CONTROL_PUP_1_BIT_0_REG 0x18f4
  118. #define RESULT_CONTROL_PUP_1_BIT_1_REG 0x18f8
  119. #define RESULT_CONTROL_PUP_1_BIT_2_REG 0x18fc
  120. #define RESULT_CONTROL_PUP_1_BIT_3_REG 0x1930
  121. #define RESULT_CONTROL_PUP_1_BIT_4_REG 0x1934
  122. #define RESULT_CONTROL_PUP_1_BIT_5_REG 0x1938
  123. #define RESULT_CONTROL_PUP_1_BIT_6_REG 0x193c
  124. #define RESULT_CONTROL_PUP_1_BIT_7_REG 0x19b0
  125. #define RESULT_CONTROL_PUP_2_BIT_0_REG 0x19b4
  126. #define RESULT_CONTROL_PUP_2_BIT_1_REG 0x19b8
  127. #define RESULT_CONTROL_PUP_2_BIT_2_REG 0x19bc
  128. #define RESULT_CONTROL_PUP_2_BIT_3_REG 0x19c0
  129. #define RESULT_CONTROL_PUP_2_BIT_4_REG 0x19c4
  130. #define RESULT_CONTROL_PUP_2_BIT_5_REG 0x19c8
  131. #define RESULT_CONTROL_PUP_2_BIT_6_REG 0x19cc
  132. #define RESULT_CONTROL_PUP_2_BIT_7_REG 0x19f0
  133. #define RESULT_CONTROL_PUP_3_BIT_0_REG 0x19f4
  134. #define RESULT_CONTROL_PUP_3_BIT_1_REG 0x19f8
  135. #define RESULT_CONTROL_PUP_3_BIT_2_REG 0x19fc
  136. #define RESULT_CONTROL_PUP_3_BIT_3_REG 0x1a30
  137. #define RESULT_CONTROL_PUP_3_BIT_4_REG 0x1a34
  138. #define RESULT_CONTROL_PUP_3_BIT_5_REG 0x1a38
  139. #define RESULT_CONTROL_PUP_3_BIT_6_REG 0x1a3c
  140. #define RESULT_CONTROL_PUP_3_BIT_7_REG 0x1ab0
  141. #define RESULT_CONTROL_PUP_4_BIT_0_REG 0x1ab4
  142. #define RESULT_CONTROL_PUP_4_BIT_1_REG 0x1ab8
  143. #define RESULT_CONTROL_PUP_4_BIT_2_REG 0x1abc
  144. #define RESULT_CONTROL_PUP_4_BIT_3_REG 0x1ac0
  145. #define RESULT_CONTROL_PUP_4_BIT_4_REG 0x1ac4
  146. #define RESULT_CONTROL_PUP_4_BIT_5_REG 0x1ac8
  147. #define RESULT_CONTROL_PUP_4_BIT_6_REG 0x1acc
  148. #define RESULT_CONTROL_PUP_4_BIT_7_REG 0x1af0
  149. /* CPU */
  150. #define REG_BOOTROM_ROUTINE_ADDR 0x182d0
  151. #define REG_BOOTROM_ROUTINE_DRAM_INIT_OFFS 12
  152. /* Matrix enables DRAM modes (bus width/ECC) per boardId */
  153. #define TOPOLOGY_UPDATE_32BIT 0
  154. #define TOPOLOGY_UPDATE_32BIT_ECC 1
  155. #define TOPOLOGY_UPDATE_16BIT 2
  156. #define TOPOLOGY_UPDATE_16BIT_ECC 3
  157. #define TOPOLOGY_UPDATE_16BIT_ECC_PUP3 4
  158. #define TOPOLOGY_UPDATE { \
  159. /* 32Bit, 32bit ECC, 16bit, 16bit ECC PUP4, 16bit ECC PUP3 */ \
  160. {1, 1, 1, 1, 1}, /* RD_NAS_68XX_ID */ \
  161. {1, 1, 1, 1, 1}, /* DB_68XX_ID */ \
  162. {1, 0, 1, 0, 1}, /* RD_AP_68XX_ID */ \
  163. {1, 0, 1, 0, 1}, /* DB_AP_68XX_ID */ \
  164. {1, 0, 1, 0, 1}, /* DB_GP_68XX_ID */ \
  165. {0, 0, 1, 1, 0}, /* DB_BP_6821_ID */ \
  166. {1, 1, 1, 1, 1} /* DB_AMC_6820_ID */ \
  167. };
  168. enum {
  169. CPU_1066MHZ_DDR_400MHZ,
  170. CPU_RESERVED_DDR_RESERVED0,
  171. CPU_667MHZ_DDR_667MHZ,
  172. CPU_800MHZ_DDR_800MHZ,
  173. CPU_RESERVED_DDR_RESERVED1,
  174. CPU_RESERVED_DDR_RESERVED2,
  175. CPU_RESERVED_DDR_RESERVED3,
  176. LAST_FREQ
  177. };
  178. /* struct used for DLB configuration array */
  179. struct dlb_config {
  180. u32 reg_addr;
  181. u32 reg_data;
  182. };
  183. #define ACTIVE_INTERFACE_MASK 0x1
  184. extern u32 dmin_phy_reg_table[][2];
  185. extern u16 odt_slope[];
  186. extern u16 odt_intercept[];
  187. int mv_ddr_pre_training_soc_config(const char *ddr_type);
  188. int mv_ddr_post_training_soc_config(const char *ddr_type);
  189. void mv_ddr_mem_scrubbing(void);
  190. void mv_ddr_odpg_enable(void);
  191. void mv_ddr_odpg_disable(void);
  192. void mv_ddr_odpg_done_clr(void);
  193. int mv_ddr_is_odpg_done(u32 count);
  194. void mv_ddr_training_enable(void);
  195. int mv_ddr_is_training_done(u32 count, u32 *result);
  196. u32 mv_ddr_dm_pad_get(void);
  197. int mv_ddr_pre_training_fixup(void);
  198. int mv_ddr_post_training_fixup(void);
  199. int mv_ddr_manual_cal_do(void);
  200. int ddr3_calc_mem_cs_size(u32 cs, uint64_t *cs_size);
  201. #endif /* _MV_DDR_PLAT_H */