ddr_topology_def.h 2.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * Copyright (C) Marvell International Ltd. and its affiliates
  4. */
  5. #ifndef _DDR_TOPOLOGY_DEF_H
  6. #define _DDR_TOPOLOGY_DEF_H
  7. #include "ddr3_training_ip_def.h"
  8. #include "ddr3_topology_def.h"
  9. #if defined(CONFIG_ARMADA_38X) || defined(CONFIG_ARMADA_39X)
  10. #include "mv_ddr_plat.h"
  11. #endif
  12. #include "mv_ddr_topology.h"
  13. #include "mv_ddr_spd.h"
  14. #include "ddr3_logging_def.h"
  15. struct bus_params {
  16. /* Chip Select (CS) bitmask (bits 0-CS0, bit 1- CS1 ...) */
  17. u8 cs_bitmask;
  18. /*
  19. * mirror enable/disable
  20. * (bits 0-CS0 mirroring, bit 1- CS1 mirroring ...)
  21. */
  22. int mirror_enable_bitmask;
  23. /* DQS Swap (polarity) - true if enable */
  24. int is_dqs_swap;
  25. /* CK swap (polarity) - true if enable */
  26. int is_ck_swap;
  27. };
  28. struct if_params {
  29. /* bus configuration */
  30. struct bus_params as_bus_params[MAX_BUS_NUM];
  31. /* Speed Bin Table */
  32. enum hws_speed_bin speed_bin_index;
  33. /* sdram device width */
  34. enum mv_ddr_dev_width bus_width;
  35. /* total sdram capacity per die, megabits */
  36. enum mv_ddr_die_capacity memory_size;
  37. /* The DDR frequency for each interfaces */
  38. enum hws_ddr_freq memory_freq;
  39. /*
  40. * delay CAS Write Latency
  41. * - 0 for using default value (jedec suggested)
  42. */
  43. u8 cas_wl;
  44. /*
  45. * delay CAS Latency
  46. * - 0 for using default value (jedec suggested)
  47. */
  48. u8 cas_l;
  49. /* operation temperature */
  50. enum mv_ddr_temperature interface_temp;
  51. /* 2T vs 1T mode (by default computed from number of CSs) */
  52. enum mv_ddr_timing timing;
  53. };
  54. struct mv_ddr_topology_map {
  55. /* debug level configuration */
  56. enum mv_ddr_debug_level debug_level;
  57. /* Number of interfaces (default is 12) */
  58. u8 if_act_mask;
  59. /* Controller configuration per interface */
  60. struct if_params interface_params[MAX_INTERFACE_NUM];
  61. /* Bit mask for active buses */
  62. u16 bus_act_mask;
  63. /* source of ddr configuration data */
  64. enum mv_ddr_cfg_src cfg_src;
  65. /* raw spd data */
  66. union mv_ddr_spd_data spd_data;
  67. /* timing parameters */
  68. unsigned int timing_data[MV_DDR_TDATA_LAST];
  69. };
  70. /* DDR3 training global configuration parameters */
  71. struct tune_train_params {
  72. u32 ck_delay;
  73. u32 phy_reg3_val;
  74. u32 g_zpri_data;
  75. u32 g_znri_data;
  76. u32 g_zpri_ctrl;
  77. u32 g_znri_ctrl;
  78. u32 g_zpodt_data;
  79. u32 g_znodt_data;
  80. u32 g_zpodt_ctrl;
  81. u32 g_znodt_ctrl;
  82. u32 g_dic;
  83. u32 g_odt_config;
  84. u32 g_rtt_nom;
  85. u32 g_rtt_wr;
  86. u32 g_rtt_park;
  87. };
  88. #endif /* _DDR_TOPOLOGY_DEF_H */