ddr3_training_ip_flow.h 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * Copyright (C) Marvell International Ltd. and its affiliates
  4. */
  5. #ifndef _DDR3_TRAINING_IP_FLOW_H_
  6. #define _DDR3_TRAINING_IP_FLOW_H_
  7. #include "ddr3_training_ip.h"
  8. #include "ddr3_training_ip_pbs.h"
  9. #include "mv_ddr_regs.h"
  10. #define KILLER_PATTERN_LENGTH 32
  11. #define EXT_ACCESS_BURST_LENGTH 8
  12. #define IS_ACTIVE(mask, id) \
  13. ((mask) & (1 << (id)))
  14. #define VALIDATE_ACTIVE(mask, id) \
  15. { \
  16. if (IS_ACTIVE(mask, id) == 0) \
  17. continue; \
  18. }
  19. #define IS_IF_ACTIVE(if_mask, if_id) \
  20. ((if_mask) & (1 << (if_id)))
  21. #define VALIDATE_IF_ACTIVE(mask, id) \
  22. { \
  23. if (IS_IF_ACTIVE(mask, id) == 0) \
  24. continue; \
  25. }
  26. #define IS_BUS_ACTIVE(if_mask , if_id) \
  27. (((if_mask) >> (if_id)) & 1)
  28. #define VALIDATE_BUS_ACTIVE(mask, id) \
  29. { \
  30. if (IS_BUS_ACTIVE(mask, id) == 0) \
  31. continue; \
  32. }
  33. #define DDR3_IS_ECC_PUP3_MODE(if_mask) \
  34. (((if_mask) == BUS_MASK_16BIT_ECC_PUP3) ? 1 : 0)
  35. #define DDR3_IS_ECC_PUP4_MODE(if_mask) \
  36. ((if_mask == BUS_MASK_32BIT_ECC || if_mask == BUS_MASK_16BIT_ECC) ? 1 : 0)
  37. #define DDR3_IS_16BIT_DRAM_MODE(mask) \
  38. ((mask == BUS_MASK_16BIT || mask == BUS_MASK_16BIT_ECC || mask == BUS_MASK_16BIT_ECC_PUP3) ? 1 : 0)
  39. #define DDR3_IS_ECC_PUP8_MODE(if_mask) \
  40. ((if_mask == MV_DDR_32BIT_ECC_PUP8_BUS_MASK || if_mask == MV_DDR_64BIT_ECC_PUP8_BUS_MASK) ? 1 : 0)
  41. #define MV_DDR_IS_64BIT_DRAM_MODE(mask) \
  42. ((((mask) & MV_DDR_64BIT_BUS_MASK) == MV_DDR_64BIT_BUS_MASK) || \
  43. (((mask) & MV_DDR_64BIT_ECC_PUP8_BUS_MASK) == MV_DDR_64BIT_ECC_PUP8_BUS_MASK) ? 1 : 0)
  44. #define MV_DDR_IS_32BIT_IN_64BIT_DRAM_MODE(mask, octets_per_if_num/* FIXME: get from ATF */) \
  45. ((octets_per_if_num == 9/* FIXME: get from ATF */) && \
  46. ((mask == BUS_MASK_32BIT) || \
  47. (mask == MV_DDR_32BIT_ECC_PUP8_BUS_MASK)) ? 1 : 0)
  48. #define MV_DDR_IS_HALF_BUS_DRAM_MODE(mask, octets_per_if_num/* FIXME: get from ATF */) \
  49. (MV_DDR_IS_32BIT_IN_64BIT_DRAM_MODE(mask, octets_per_if_num) || DDR3_IS_16BIT_DRAM_MODE(mask))
  50. #define ECC_READ_BUS_0 0
  51. #define ECC_PHY_ACCESS_3 3
  52. #define ECC_PHY_ACCESS_4 4
  53. #define ECC_PHY_ACCESS_8 8
  54. #define MEGA 1000000
  55. #define BUS_WIDTH_IN_BITS 8
  56. #define MAX_POLLING_ITERATIONS 1000000
  57. #define NUM_OF_CS 4
  58. #define ADLL_LENGTH 32
  59. #define GP_RSVD0_REG 0x182e0
  60. /*
  61. * DFX address Space
  62. * Table 2: DFX address space
  63. * Address Bits Value Description
  64. * [31 : 20] 0x? DFX base address bases PCIe mapping
  65. * [19 : 15] 0...Number_of_client-1 Client Index inside pipe.
  66. * See also Table 1 Multi_cast = 29 Broadcast = 28
  67. * [14 : 13] 2'b01 Access to Client Internal Register
  68. * [12 : 0] Client Internal Register offset See related Client Registers
  69. * [14 : 13] 2'b00 Access to Ram Wrappers Internal Register
  70. * [12 : 6] 0 Number_of_rams-1 Ram Index inside Client
  71. * [5 : 0] Ram Wrapper Internal Register offset See related Ram Wrappers
  72. * Registers
  73. */
  74. /* nsec */
  75. #define TREFI_LOW 7800
  76. #define TREFI_HIGH 3900
  77. #define AUTO_ZQC_TIMING 15384
  78. enum mr_number {
  79. MR_CMD0,
  80. MR_CMD1,
  81. MR_CMD2,
  82. MR_CMD3,
  83. MR_LAST
  84. };
  85. struct mv_ddr_mr_data {
  86. u32 cmd;
  87. u32 reg_addr;
  88. };
  89. struct write_supp_result {
  90. enum hws_wl_supp stage;
  91. int is_pup_fail;
  92. };
  93. struct page_element {
  94. enum hws_page_size page_size_8bit;
  95. /* page size in 8 bits bus width */
  96. enum hws_page_size page_size_16bit;
  97. /* page size in 16 bits bus width */
  98. u32 ui_page_mask;
  99. /* Mask used in register */
  100. };
  101. int ddr3_tip_write_leveling_static_config(u32 dev_num, u32 if_id,
  102. enum hws_ddr_freq frequency,
  103. u32 *round_trip_delay_arr);
  104. int ddr3_tip_read_leveling_static_config(u32 dev_num, u32 if_id,
  105. enum hws_ddr_freq frequency,
  106. u32 *total_round_trip_delay_arr);
  107. int ddr3_tip_if_write(u32 dev_num, enum hws_access_type interface_access,
  108. u32 if_id, u32 reg_addr, u32 data_value, u32 mask);
  109. int ddr3_tip_if_polling(u32 dev_num, enum hws_access_type access_type,
  110. u32 if_id, u32 exp_value, u32 mask, u32 offset,
  111. u32 poll_tries);
  112. int ddr3_tip_if_read(u32 dev_num, enum hws_access_type interface_access,
  113. u32 if_id, u32 reg_addr, u32 *data, u32 mask);
  114. int ddr3_tip_bus_read_modify_write(u32 dev_num,
  115. enum hws_access_type access_type,
  116. u32 if_id, u32 phy_id,
  117. enum hws_ddr_phy phy_type,
  118. u32 reg_addr, u32 data_value, u32 reg_mask);
  119. int ddr3_tip_bus_read(u32 dev_num, u32 if_id, enum hws_access_type phy_access,
  120. u32 phy_id, enum hws_ddr_phy phy_type, u32 reg_addr,
  121. u32 *data);
  122. int ddr3_tip_bus_write(u32 dev_num, enum hws_access_type e_interface_access,
  123. u32 if_id, enum hws_access_type e_phy_access, u32 phy_id,
  124. enum hws_ddr_phy e_phy_type, u32 reg_addr,
  125. u32 data_value);
  126. int ddr3_tip_freq_set(u32 dev_num, enum hws_access_type e_access, u32 if_id,
  127. enum hws_ddr_freq memory_freq);
  128. int ddr3_tip_adjust_dqs(u32 dev_num);
  129. int ddr3_tip_init_controller(u32 dev_num);
  130. int ddr3_tip_ext_read(u32 dev_num, u32 if_id, u32 reg_addr,
  131. u32 num_of_bursts, u32 *addr);
  132. int ddr3_tip_ext_write(u32 dev_num, u32 if_id, u32 reg_addr,
  133. u32 num_of_bursts, u32 *addr);
  134. int ddr3_tip_dynamic_read_leveling(u32 dev_num, u32 ui_freq);
  135. int mv_ddr_rl_dqs_burst(u32 dev_num, u32 if_id, u32 freq);
  136. int ddr3_tip_legacy_dynamic_read_leveling(u32 dev_num);
  137. int ddr3_tip_dynamic_per_bit_read_leveling(u32 dev_num, u32 ui_freq);
  138. int ddr3_tip_legacy_dynamic_write_leveling(u32 dev_num);
  139. int ddr3_tip_dynamic_write_leveling(u32 dev_num, int phase_remove);
  140. int ddr3_tip_dynamic_write_leveling_supp(u32 dev_num);
  141. int ddr3_tip_static_init_controller(u32 dev_num);
  142. int ddr3_tip_configure_phy(u32 dev_num);
  143. int ddr3_tip_load_pattern_to_odpg(u32 dev_num, enum hws_access_type access_type,
  144. u32 if_id, enum hws_pattern pattern,
  145. u32 load_addr);
  146. int ddr3_tip_load_pattern_to_mem(u32 dev_num, enum hws_pattern e_pattern);
  147. int ddr3_tip_configure_odpg(u32 dev_num, enum hws_access_type access_type,
  148. u32 if_id, enum hws_dir direction, u32 tx_phases,
  149. u32 tx_burst_size, u32 rx_phases,
  150. u32 delay_between_burst, u32 rd_mode, u32 cs_num,
  151. u32 addr_stress_jump, u32 single_pattern);
  152. int ddr3_tip_set_atr(u32 dev_num, u32 flag_id, u32 value);
  153. int ddr3_tip_write_mrs_cmd(u32 dev_num, u32 *cs_mask_arr, enum mr_number mr_num, u32 data, u32 mask);
  154. int ddr3_tip_write_cs_result(u32 dev_num, u32 offset);
  155. int ddr3_tip_get_first_active_if(u8 dev_num, u32 interface_mask, u32 *if_id);
  156. int ddr3_tip_reset_fifo_ptr(u32 dev_num);
  157. int ddr3_tip_read_pup_value(u32 dev_num,
  158. u32 pup_values[MAX_INTERFACE_NUM * MAX_BUS_NUM],
  159. int reg_addr, u32 mask);
  160. int ddr3_tip_read_adll_value(u32 dev_num,
  161. u32 pup_values[MAX_INTERFACE_NUM * MAX_BUS_NUM],
  162. u32 reg_addr, u32 mask);
  163. int ddr3_tip_write_adll_value(u32 dev_num,
  164. u32 pup_values[MAX_INTERFACE_NUM * MAX_BUS_NUM],
  165. u32 reg_addr);
  166. int ddr3_tip_tune_training_params(u32 dev_num,
  167. struct tune_train_params *params);
  168. struct page_element *mv_ddr_page_tbl_get(void);
  169. #endif /* _DDR3_TRAINING_IP_FLOW_H_ */