ddr3_init.h 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * Copyright (C) Marvell International Ltd. and its affiliates
  4. */
  5. #ifndef _DDR3_INIT_H
  6. #define _DDR3_INIT_H
  7. #include "ddr_ml_wrapper.h"
  8. #if defined(CONFIG_ARMADA_38X) || defined(CONFIG_ARMADA_39X)
  9. #include "mv_ddr_plat.h"
  10. #endif
  11. #include "seq_exec.h"
  12. #include "ddr3_logging_def.h"
  13. #include "ddr3_training_hw_algo.h"
  14. #include "ddr3_training_ip.h"
  15. #include "ddr3_training_ip_centralization.h"
  16. #include "ddr3_training_ip_engine.h"
  17. #include "ddr3_training_ip_flow.h"
  18. #include "ddr3_training_ip_pbs.h"
  19. #include "ddr3_training_ip_prv_if.h"
  20. #include "ddr3_training_leveling.h"
  21. #include "xor.h"
  22. /* For checking function return values */
  23. #define CHECK_STATUS(orig_func) \
  24. { \
  25. int status; \
  26. status = orig_func; \
  27. if (MV_OK != status) \
  28. return status; \
  29. }
  30. #define GET_MAX_VALUE(x, y) \
  31. ((x) > (y)) ? (x) : (y)
  32. #define SUB_VERSION 0
  33. /* max number of devices supported by driver */
  34. #define MAX_DEVICE_NUM 1
  35. enum log_level {
  36. MV_LOG_LEVEL_0,
  37. MV_LOG_LEVEL_1,
  38. MV_LOG_LEVEL_2,
  39. MV_LOG_LEVEL_3
  40. };
  41. /* Globals */
  42. extern u8 debug_training, debug_calibration, debug_ddr4_centralization,
  43. debug_tap_tuning, debug_dm_tuning;
  44. extern u8 is_reg_dump;
  45. extern u8 generic_init_controller;
  46. /* list of allowed frequency listed in order of enum hws_ddr_freq */
  47. extern u32 freq_val[DDR_FREQ_LAST];
  48. extern u32 is_pll_old;
  49. extern struct cl_val_per_freq cas_latency_table[];
  50. extern struct pattern_info pattern_table[];
  51. extern struct cl_val_per_freq cas_write_latency_table[];
  52. extern u8 debug_centralization, debug_training_ip, debug_training_bist,
  53. debug_pbs, debug_training_static, debug_leveling;
  54. extern struct hws_tip_config_func_db config_func_info[];
  55. extern u8 twr_mask_table[];
  56. extern u8 cl_mask_table[];
  57. extern u8 cwl_mask_table[];
  58. extern u16 rfc_table[];
  59. extern u32 speed_bin_table_t_rc[];
  60. extern u32 speed_bin_table_t_rcd_t_rp[];
  61. extern u32 vref_init_val;
  62. extern u32 g_zpri_data;
  63. extern u32 g_znri_data;
  64. extern u32 g_zpri_ctrl;
  65. extern u32 g_znri_ctrl;
  66. extern u32 g_zpodt_data;
  67. extern u32 g_znodt_data;
  68. extern u32 g_zpodt_ctrl;
  69. extern u32 g_znodt_ctrl;
  70. extern u32 g_dic;
  71. extern u32 g_odt_config;
  72. extern u32 g_rtt_nom;
  73. extern u32 g_rtt_wr;
  74. extern u32 g_rtt_park;
  75. extern u8 debug_training_access;
  76. extern u32 first_active_if;
  77. extern u32 delay_enable, ck_delay, ca_delay;
  78. extern u32 mask_tune_func;
  79. extern u32 rl_version;
  80. extern int rl_mid_freq_wa;
  81. extern u8 calibration_update_control; /* 2 external only, 1 is internal only */
  82. extern enum hws_ddr_freq medium_freq;
  83. extern enum hws_result training_result[MAX_STAGE_LIMIT][MAX_INTERFACE_NUM];
  84. extern enum hws_ddr_freq low_freq;
  85. extern enum auto_tune_stage training_stage;
  86. extern u32 is_pll_before_init;
  87. extern u32 is_adll_calib_before_init;
  88. extern u32 is_dfs_in_init;
  89. extern int wl_debug_delay;
  90. extern u32 silicon_delay[MAX_DEVICE_NUM];
  91. extern u32 start_pattern, end_pattern;
  92. extern u32 phy_reg0_val;
  93. extern u32 phy_reg1_val;
  94. extern u32 phy_reg2_val;
  95. extern u32 phy_reg3_val;
  96. extern enum hws_pattern sweep_pattern;
  97. extern enum hws_pattern pbs_pattern;
  98. extern u32 g_znri_data;
  99. extern u32 g_zpri_data;
  100. extern u32 g_znri_ctrl;
  101. extern u32 g_zpri_ctrl;
  102. extern u32 finger_test, p_finger_start, p_finger_end, n_finger_start,
  103. n_finger_end, p_finger_step, n_finger_step;
  104. extern u32 mode_2t;
  105. extern u32 xsb_validate_type;
  106. extern u32 xsb_validation_base_address;
  107. extern u32 odt_additional;
  108. extern u32 debug_mode;
  109. extern u32 debug_dunit;
  110. extern u32 clamp_tbl[];
  111. extern u32 freq_mask[MAX_DEVICE_NUM][DDR_FREQ_LAST];
  112. extern u32 maxt_poll_tries;
  113. extern u32 is_bist_reset_bit;
  114. extern u8 vref_window_size[MAX_INTERFACE_NUM][MAX_BUS_NUM];
  115. extern u32 effective_cs;
  116. extern int ddr3_tip_centr_skip_min_win_check;
  117. extern u32 *dq_map_table;
  118. extern u8 debug_training_hw_alg;
  119. extern u32 start_xsb_offset;
  120. extern u32 odt_config;
  121. extern u16 mask_results_dq_reg_map[];
  122. extern u32 target_freq;
  123. extern u32 dfs_low_freq;
  124. extern u32 mem_size[];
  125. extern u32 nominal_avs;
  126. extern u32 extension_avs;
  127. /* Prototypes */
  128. int ddr3_init(void);
  129. int ddr3_tip_enable_init_sequence(u32 dev_num);
  130. int ddr3_hws_hw_training(enum hws_algo_type algo_mode);
  131. int mv_ddr_early_init(void);
  132. int mv_ddr_early_init2(void);
  133. int ddr3_silicon_post_init(void);
  134. int ddr3_post_run_alg(void);
  135. int ddr3_if_ecc_enabled(void);
  136. void ddr3_new_tip_ecc_scrub(void);
  137. void mv_ddr_ver_print(void);
  138. struct mv_ddr_topology_map *mv_ddr_topology_map_get(void);
  139. int ddr3_if_ecc_enabled(void);
  140. int ddr3_tip_reg_write(u32 dev_num, u32 reg_addr, u32 data);
  141. int ddr3_tip_reg_read(u32 dev_num, u32 reg_addr, u32 *data, u32 reg_mask);
  142. int ddr3_silicon_get_ddr_target_freq(u32 *ddr_freq);
  143. int print_adll(u32 dev_num, u32 adll[MAX_INTERFACE_NUM * MAX_BUS_NUM]);
  144. int print_ph(u32 dev_num, u32 adll[MAX_INTERFACE_NUM * MAX_BUS_NUM]);
  145. int read_phase_value(u32 dev_num, u32 pup_values[MAX_INTERFACE_NUM * MAX_BUS_NUM],
  146. int reg_addr, u32 mask);
  147. int write_leveling_value(u32 dev_num, u32 pup_values[MAX_INTERFACE_NUM * MAX_BUS_NUM],
  148. u32 pup_ph_values[MAX_INTERFACE_NUM * MAX_BUS_NUM], int reg_addr);
  149. int ddr3_tip_restore_dunit_regs(u32 dev_num);
  150. void print_topology(struct mv_ddr_topology_map *tm);
  151. u32 mv_board_id_get(void);
  152. int ddr3_load_topology_map(void);
  153. void ddr3_hws_set_log_level(enum ddr_lib_debug_block block, u8 level);
  154. void mv_ddr_user_log_level_set(enum ddr_lib_debug_block block);
  155. int ddr3_tip_tune_training_params(u32 dev_num,
  156. struct tune_train_params *params);
  157. void get_target_freq(u32 freq_mode, u32 *ddr_freq, u32 *hclk_ps);
  158. void ddr3_fast_path_static_cs_size_config(u32 cs_ena);
  159. u32 mv_board_id_index_get(u32 board_id);
  160. void ddr3_set_log_level(u32 n_log_level);
  161. int calc_cs_num(u32 dev_num, u32 if_id, u32 *cs_num);
  162. int hws_ddr3_cs_base_adr_calc(u32 if_id, u32 cs, u32 *cs_base_addr);
  163. int ddr3_tip_print_pbs_result(u32 dev_num, u32 cs_num, enum pbs_dir pbs_mode);
  164. int ddr3_tip_clean_pbs_result(u32 dev_num, enum pbs_dir pbs_mode);
  165. u32 mv_ddr_init_freq_get(void);
  166. void mv_ddr_mc_config(void);
  167. int mv_ddr_mc_init(void);
  168. void mv_ddr_set_calib_controller(void);
  169. #endif /* _DDR3_INIT_H */