fsl_esdhc.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684
  1. /*
  2. * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc
  3. * Andy Fleming
  4. *
  5. * Based vaguely on the pxa mmc code:
  6. * (C) Copyright 2003
  7. * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
  8. *
  9. * SPDX-License-Identifier: GPL-2.0+
  10. */
  11. #include <config.h>
  12. #include <common.h>
  13. #include <command.h>
  14. #include <hwconfig.h>
  15. #include <mmc.h>
  16. #include <part.h>
  17. #include <malloc.h>
  18. #include <mmc.h>
  19. #include <fsl_esdhc.h>
  20. #include <fdt_support.h>
  21. #include <asm/io.h>
  22. DECLARE_GLOBAL_DATA_PTR;
  23. #define SDHCI_IRQ_EN_BITS (IRQSTATEN_CC | IRQSTATEN_TC | \
  24. IRQSTATEN_CINT | \
  25. IRQSTATEN_CTOE | IRQSTATEN_CCE | IRQSTATEN_CEBE | \
  26. IRQSTATEN_CIE | IRQSTATEN_DTOE | IRQSTATEN_DCE | \
  27. IRQSTATEN_DEBE | IRQSTATEN_BRR | IRQSTATEN_BWR | \
  28. IRQSTATEN_DINT)
  29. struct fsl_esdhc {
  30. uint dsaddr; /* SDMA system address register */
  31. uint blkattr; /* Block attributes register */
  32. uint cmdarg; /* Command argument register */
  33. uint xfertyp; /* Transfer type register */
  34. uint cmdrsp0; /* Command response 0 register */
  35. uint cmdrsp1; /* Command response 1 register */
  36. uint cmdrsp2; /* Command response 2 register */
  37. uint cmdrsp3; /* Command response 3 register */
  38. uint datport; /* Buffer data port register */
  39. uint prsstat; /* Present state register */
  40. uint proctl; /* Protocol control register */
  41. uint sysctl; /* System Control Register */
  42. uint irqstat; /* Interrupt status register */
  43. uint irqstaten; /* Interrupt status enable register */
  44. uint irqsigen; /* Interrupt signal enable register */
  45. uint autoc12err; /* Auto CMD error status register */
  46. uint hostcapblt; /* Host controller capabilities register */
  47. uint wml; /* Watermark level register */
  48. uint mixctrl; /* For USDHC */
  49. char reserved1[4]; /* reserved */
  50. uint fevt; /* Force event register */
  51. uint admaes; /* ADMA error status register */
  52. uint adsaddr; /* ADMA system address register */
  53. char reserved2[100]; /* reserved */
  54. uint vendorspec; /* Vendor Specific register */
  55. char reserved3[59]; /* reserved */
  56. uint hostver; /* Host controller version register */
  57. char reserved4[4]; /* reserved */
  58. uint dmaerraddr; /* DMA error address register */
  59. char reserved5[4]; /* reserved */
  60. uint dmaerrattr; /* DMA error attribute register */
  61. char reserved6[4]; /* reserved */
  62. uint hostcapblt2; /* Host controller capabilities register 2 */
  63. char reserved7[8]; /* reserved */
  64. uint tcr; /* Tuning control register */
  65. char reserved8[28]; /* reserved */
  66. uint sddirctl; /* SD direction control register */
  67. char reserved9[712]; /* reserved */
  68. uint scr; /* eSDHC control register */
  69. };
  70. /* Return the XFERTYP flags for a given command and data packet */
  71. static uint esdhc_xfertyp(struct mmc_cmd *cmd, struct mmc_data *data)
  72. {
  73. uint xfertyp = 0;
  74. if (data) {
  75. xfertyp |= XFERTYP_DPSEL;
  76. #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
  77. xfertyp |= XFERTYP_DMAEN;
  78. #endif
  79. if (data->blocks > 1) {
  80. xfertyp |= XFERTYP_MSBSEL;
  81. xfertyp |= XFERTYP_BCEN;
  82. #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
  83. xfertyp |= XFERTYP_AC12EN;
  84. #endif
  85. }
  86. if (data->flags & MMC_DATA_READ)
  87. xfertyp |= XFERTYP_DTDSEL;
  88. }
  89. if (cmd->resp_type & MMC_RSP_CRC)
  90. xfertyp |= XFERTYP_CCCEN;
  91. if (cmd->resp_type & MMC_RSP_OPCODE)
  92. xfertyp |= XFERTYP_CICEN;
  93. if (cmd->resp_type & MMC_RSP_136)
  94. xfertyp |= XFERTYP_RSPTYP_136;
  95. else if (cmd->resp_type & MMC_RSP_BUSY)
  96. xfertyp |= XFERTYP_RSPTYP_48_BUSY;
  97. else if (cmd->resp_type & MMC_RSP_PRESENT)
  98. xfertyp |= XFERTYP_RSPTYP_48;
  99. #if defined(CONFIG_MX53) || defined(CONFIG_PPC_T4240) || defined(CONFIG_LS102XA)
  100. if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
  101. xfertyp |= XFERTYP_CMDTYP_ABORT;
  102. #endif
  103. return XFERTYP_CMD(cmd->cmdidx) | xfertyp;
  104. }
  105. #ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
  106. /*
  107. * PIO Read/Write Mode reduce the performace as DMA is not used in this mode.
  108. */
  109. static void
  110. esdhc_pio_read_write(struct mmc *mmc, struct mmc_data *data)
  111. {
  112. struct fsl_esdhc_cfg *cfg = mmc->priv;
  113. struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
  114. uint blocks;
  115. char *buffer;
  116. uint databuf;
  117. uint size;
  118. uint irqstat;
  119. uint timeout;
  120. if (data->flags & MMC_DATA_READ) {
  121. blocks = data->blocks;
  122. buffer = data->dest;
  123. while (blocks) {
  124. timeout = PIO_TIMEOUT;
  125. size = data->blocksize;
  126. irqstat = esdhc_read32(&regs->irqstat);
  127. while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BREN)
  128. && --timeout);
  129. if (timeout <= 0) {
  130. printf("\nData Read Failed in PIO Mode.");
  131. return;
  132. }
  133. while (size && (!(irqstat & IRQSTAT_TC))) {
  134. udelay(100); /* Wait before last byte transfer complete */
  135. irqstat = esdhc_read32(&regs->irqstat);
  136. databuf = in_le32(&regs->datport);
  137. *((uint *)buffer) = databuf;
  138. buffer += 4;
  139. size -= 4;
  140. }
  141. blocks--;
  142. }
  143. } else {
  144. blocks = data->blocks;
  145. buffer = (char *)data->src;
  146. while (blocks) {
  147. timeout = PIO_TIMEOUT;
  148. size = data->blocksize;
  149. irqstat = esdhc_read32(&regs->irqstat);
  150. while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BWEN)
  151. && --timeout);
  152. if (timeout <= 0) {
  153. printf("\nData Write Failed in PIO Mode.");
  154. return;
  155. }
  156. while (size && (!(irqstat & IRQSTAT_TC))) {
  157. udelay(100); /* Wait before last byte transfer complete */
  158. databuf = *((uint *)buffer);
  159. buffer += 4;
  160. size -= 4;
  161. irqstat = esdhc_read32(&regs->irqstat);
  162. out_le32(&regs->datport, databuf);
  163. }
  164. blocks--;
  165. }
  166. }
  167. }
  168. #endif
  169. static int esdhc_setup_data(struct mmc *mmc, struct mmc_data *data)
  170. {
  171. int timeout;
  172. struct fsl_esdhc_cfg *cfg = mmc->priv;
  173. struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
  174. uint wml_value;
  175. wml_value = data->blocksize/4;
  176. if (data->flags & MMC_DATA_READ) {
  177. if (wml_value > WML_RD_WML_MAX)
  178. wml_value = WML_RD_WML_MAX_VAL;
  179. esdhc_clrsetbits32(&regs->wml, WML_RD_WML_MASK, wml_value);
  180. #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
  181. esdhc_write32(&regs->dsaddr, (u32)data->dest);
  182. #endif
  183. } else {
  184. #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
  185. flush_dcache_range((ulong)data->src,
  186. (ulong)data->src+data->blocks
  187. *data->blocksize);
  188. #endif
  189. if (wml_value > WML_WR_WML_MAX)
  190. wml_value = WML_WR_WML_MAX_VAL;
  191. if ((esdhc_read32(&regs->prsstat) & PRSSTAT_WPSPL) == 0) {
  192. printf("\nThe SD card is locked. Can not write to a locked card.\n\n");
  193. return TIMEOUT;
  194. }
  195. esdhc_clrsetbits32(&regs->wml, WML_WR_WML_MASK,
  196. wml_value << 16);
  197. #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
  198. esdhc_write32(&regs->dsaddr, (u32)data->src);
  199. #endif
  200. }
  201. esdhc_write32(&regs->blkattr, data->blocks << 16 | data->blocksize);
  202. /* Calculate the timeout period for data transactions */
  203. /*
  204. * 1)Timeout period = (2^(timeout+13)) SD Clock cycles
  205. * 2)Timeout period should be minimum 0.250sec as per SD Card spec
  206. * So, Number of SD Clock cycles for 0.25sec should be minimum
  207. * (SD Clock/sec * 0.25 sec) SD Clock cycles
  208. * = (mmc->clock * 1/4) SD Clock cycles
  209. * As 1) >= 2)
  210. * => (2^(timeout+13)) >= mmc->clock * 1/4
  211. * Taking log2 both the sides
  212. * => timeout + 13 >= log2(mmc->clock/4)
  213. * Rounding up to next power of 2
  214. * => timeout + 13 = log2(mmc->clock/4) + 1
  215. * => timeout + 13 = fls(mmc->clock/4)
  216. */
  217. timeout = fls(mmc->clock/4);
  218. timeout -= 13;
  219. if (timeout > 14)
  220. timeout = 14;
  221. if (timeout < 0)
  222. timeout = 0;
  223. #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC_A001
  224. if ((timeout == 4) || (timeout == 8) || (timeout == 12))
  225. timeout++;
  226. #endif
  227. #ifdef ESDHCI_QUIRK_BROKEN_TIMEOUT_VALUE
  228. timeout = 0xE;
  229. #endif
  230. esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, timeout << 16);
  231. return 0;
  232. }
  233. #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
  234. static void check_and_invalidate_dcache_range
  235. (struct mmc_cmd *cmd,
  236. struct mmc_data *data) {
  237. unsigned start = (unsigned)data->dest ;
  238. unsigned size = roundup(ARCH_DMA_MINALIGN,
  239. data->blocks*data->blocksize);
  240. unsigned end = start+size ;
  241. invalidate_dcache_range(start, end);
  242. }
  243. #endif
  244. /*
  245. * Sends a command out on the bus. Takes the mmc pointer,
  246. * a command pointer, and an optional data pointer.
  247. */
  248. static int
  249. esdhc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data)
  250. {
  251. int err = 0;
  252. uint xfertyp;
  253. uint irqstat;
  254. struct fsl_esdhc_cfg *cfg = mmc->priv;
  255. volatile struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
  256. #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
  257. if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
  258. return 0;
  259. #endif
  260. esdhc_write32(&regs->irqstat, -1);
  261. sync();
  262. /* Wait for the bus to be idle */
  263. while ((esdhc_read32(&regs->prsstat) & PRSSTAT_CICHB) ||
  264. (esdhc_read32(&regs->prsstat) & PRSSTAT_CIDHB))
  265. ;
  266. while (esdhc_read32(&regs->prsstat) & PRSSTAT_DLA)
  267. ;
  268. /* Wait at least 8 SD clock cycles before the next command */
  269. /*
  270. * Note: This is way more than 8 cycles, but 1ms seems to
  271. * resolve timing issues with some cards
  272. */
  273. udelay(1000);
  274. /* Set up for a data transfer if we have one */
  275. if (data) {
  276. err = esdhc_setup_data(mmc, data);
  277. if(err)
  278. return err;
  279. }
  280. /* Figure out the transfer arguments */
  281. xfertyp = esdhc_xfertyp(cmd, data);
  282. /* Mask all irqs */
  283. esdhc_write32(&regs->irqsigen, 0);
  284. /* Send the command */
  285. esdhc_write32(&regs->cmdarg, cmd->cmdarg);
  286. #if defined(CONFIG_FSL_USDHC)
  287. esdhc_write32(&regs->mixctrl,
  288. (esdhc_read32(&regs->mixctrl) & 0xFFFFFF80) | (xfertyp & 0x7F)
  289. | (mmc->ddr_mode ? XFERTYP_DDREN : 0));
  290. esdhc_write32(&regs->xfertyp, xfertyp & 0xFFFF0000);
  291. #else
  292. esdhc_write32(&regs->xfertyp, xfertyp);
  293. #endif
  294. /* Wait for the command to complete */
  295. while (!(esdhc_read32(&regs->irqstat) & (IRQSTAT_CC | IRQSTAT_CTOE)))
  296. ;
  297. irqstat = esdhc_read32(&regs->irqstat);
  298. if (irqstat & CMD_ERR) {
  299. err = COMM_ERR;
  300. goto out;
  301. }
  302. if (irqstat & IRQSTAT_CTOE) {
  303. err = TIMEOUT;
  304. goto out;
  305. }
  306. /* Switch voltage to 1.8V if CMD11 succeeded */
  307. if (cmd->cmdidx == SD_CMD_SWITCH_UHS18V) {
  308. esdhc_setbits32(&regs->vendorspec, ESDHC_VENDORSPEC_VSELECT);
  309. printf("Run CMD11 1.8V switch\n");
  310. /* Sleep for 5 ms - max time for card to switch to 1.8V */
  311. udelay(5000);
  312. }
  313. /* Workaround for ESDHC errata ENGcm03648 */
  314. if (!data && (cmd->resp_type & MMC_RSP_BUSY)) {
  315. int timeout = 2500;
  316. /* Poll on DATA0 line for cmd with busy signal for 250 ms */
  317. while (timeout > 0 && !(esdhc_read32(&regs->prsstat) &
  318. PRSSTAT_DAT0)) {
  319. udelay(100);
  320. timeout--;
  321. }
  322. if (timeout <= 0) {
  323. printf("Timeout waiting for DAT0 to go high!\n");
  324. err = TIMEOUT;
  325. goto out;
  326. }
  327. }
  328. /* Copy the response to the response buffer */
  329. if (cmd->resp_type & MMC_RSP_136) {
  330. u32 cmdrsp3, cmdrsp2, cmdrsp1, cmdrsp0;
  331. cmdrsp3 = esdhc_read32(&regs->cmdrsp3);
  332. cmdrsp2 = esdhc_read32(&regs->cmdrsp2);
  333. cmdrsp1 = esdhc_read32(&regs->cmdrsp1);
  334. cmdrsp0 = esdhc_read32(&regs->cmdrsp0);
  335. cmd->response[0] = (cmdrsp3 << 8) | (cmdrsp2 >> 24);
  336. cmd->response[1] = (cmdrsp2 << 8) | (cmdrsp1 >> 24);
  337. cmd->response[2] = (cmdrsp1 << 8) | (cmdrsp0 >> 24);
  338. cmd->response[3] = (cmdrsp0 << 8);
  339. } else
  340. cmd->response[0] = esdhc_read32(&regs->cmdrsp0);
  341. /* Wait until all of the blocks are transferred */
  342. if (data) {
  343. #ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
  344. esdhc_pio_read_write(mmc, data);
  345. #else
  346. do {
  347. irqstat = esdhc_read32(&regs->irqstat);
  348. if (irqstat & IRQSTAT_DTOE) {
  349. err = TIMEOUT;
  350. goto out;
  351. }
  352. if (irqstat & DATA_ERR) {
  353. err = COMM_ERR;
  354. goto out;
  355. }
  356. } while ((irqstat & DATA_COMPLETE) != DATA_COMPLETE);
  357. if (data->flags & MMC_DATA_READ)
  358. check_and_invalidate_dcache_range(cmd, data);
  359. #endif
  360. }
  361. out:
  362. /* Reset CMD and DATA portions on error */
  363. if (err) {
  364. esdhc_write32(&regs->sysctl, esdhc_read32(&regs->sysctl) |
  365. SYSCTL_RSTC);
  366. while (esdhc_read32(&regs->sysctl) & SYSCTL_RSTC)
  367. ;
  368. if (data) {
  369. esdhc_write32(&regs->sysctl,
  370. esdhc_read32(&regs->sysctl) |
  371. SYSCTL_RSTD);
  372. while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTD))
  373. ;
  374. }
  375. /* If this was CMD11, then notify that power cycle is needed */
  376. if (cmd->cmdidx == SD_CMD_SWITCH_UHS18V)
  377. printf("CMD11 to switch to 1.8V mode failed, card requires power cycle.\n");
  378. }
  379. esdhc_write32(&regs->irqstat, -1);
  380. return err;
  381. }
  382. static void set_sysctl(struct mmc *mmc, uint clock)
  383. {
  384. int div, pre_div;
  385. struct fsl_esdhc_cfg *cfg = mmc->priv;
  386. volatile struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
  387. int sdhc_clk = cfg->sdhc_clk;
  388. uint clk;
  389. if (clock < mmc->cfg->f_min)
  390. clock = mmc->cfg->f_min;
  391. if (sdhc_clk / 16 > clock) {
  392. for (pre_div = 2; pre_div < 256; pre_div *= 2)
  393. if ((sdhc_clk / pre_div) <= (clock * 16))
  394. break;
  395. } else
  396. pre_div = 2;
  397. for (div = 1; div <= 16; div++)
  398. if ((sdhc_clk / (div * pre_div)) <= clock)
  399. break;
  400. pre_div >>= mmc->ddr_mode ? 2 : 1;
  401. div -= 1;
  402. clk = (pre_div << 8) | (div << 4);
  403. esdhc_clrbits32(&regs->sysctl, SYSCTL_CKEN);
  404. esdhc_clrsetbits32(&regs->sysctl, SYSCTL_CLOCK_MASK, clk);
  405. udelay(10000);
  406. clk = SYSCTL_PEREN | SYSCTL_CKEN;
  407. esdhc_setbits32(&regs->sysctl, clk);
  408. }
  409. static void esdhc_set_ios(struct mmc *mmc)
  410. {
  411. struct fsl_esdhc_cfg *cfg = mmc->priv;
  412. struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
  413. /* Set the clock speed */
  414. set_sysctl(mmc, mmc->clock);
  415. /* Set the bus width */
  416. esdhc_clrbits32(&regs->proctl, PROCTL_DTW_4 | PROCTL_DTW_8);
  417. if (mmc->bus_width == 4)
  418. esdhc_setbits32(&regs->proctl, PROCTL_DTW_4);
  419. else if (mmc->bus_width == 8)
  420. esdhc_setbits32(&regs->proctl, PROCTL_DTW_8);
  421. }
  422. static int esdhc_init(struct mmc *mmc)
  423. {
  424. struct fsl_esdhc_cfg *cfg = mmc->priv;
  425. struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
  426. int timeout = 1000;
  427. /* Reset the entire host controller */
  428. esdhc_setbits32(&regs->sysctl, SYSCTL_RSTA);
  429. /* Wait until the controller is available */
  430. while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA) && --timeout)
  431. udelay(1000);
  432. #ifndef ARCH_MXC
  433. /* Enable cache snooping */
  434. esdhc_write32(&regs->scr, 0x00000040);
  435. #endif
  436. esdhc_setbits32(&regs->sysctl, SYSCTL_HCKEN | SYSCTL_IPGEN);
  437. /* Set the initial clock speed */
  438. mmc_set_clock(mmc, 400000);
  439. /* Disable the BRR and BWR bits in IRQSTAT */
  440. esdhc_clrbits32(&regs->irqstaten, IRQSTATEN_BRR | IRQSTATEN_BWR);
  441. /* Put the PROCTL reg back to the default */
  442. esdhc_write32(&regs->proctl, PROCTL_INIT);
  443. /* Set timout to the maximum value */
  444. esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, 14 << 16);
  445. #ifdef CONFIG_SYS_FSL_ESDHC_FORCE_VSELECT
  446. esdhc_setbits32(&regs->vendorspec, ESDHC_VENDORSPEC_VSELECT);
  447. #endif
  448. return 0;
  449. }
  450. static int esdhc_getcd(struct mmc *mmc)
  451. {
  452. struct fsl_esdhc_cfg *cfg = mmc->priv;
  453. struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
  454. int timeout = 1000;
  455. #ifdef CONFIG_ESDHC_DETECT_QUIRK
  456. if (CONFIG_ESDHC_DETECT_QUIRK)
  457. return 1;
  458. #endif
  459. while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_CINS) && --timeout)
  460. udelay(1000);
  461. return timeout > 0;
  462. }
  463. static void esdhc_reset(struct fsl_esdhc *regs)
  464. {
  465. unsigned long timeout = 100; /* wait max 100 ms */
  466. /* reset the controller */
  467. esdhc_setbits32(&regs->sysctl, SYSCTL_RSTA);
  468. /* hardware clears the bit when it is done */
  469. while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA) && --timeout)
  470. udelay(1000);
  471. if (!timeout)
  472. printf("MMC/SD: Reset never completed.\n");
  473. }
  474. static const struct mmc_ops esdhc_ops = {
  475. .send_cmd = esdhc_send_cmd,
  476. .set_ios = esdhc_set_ios,
  477. .init = esdhc_init,
  478. .getcd = esdhc_getcd,
  479. };
  480. int fsl_esdhc_initialize(bd_t *bis, struct fsl_esdhc_cfg *cfg)
  481. {
  482. struct fsl_esdhc *regs;
  483. struct mmc *mmc;
  484. u32 caps, voltage_caps;
  485. if (!cfg)
  486. return -1;
  487. regs = (struct fsl_esdhc *)cfg->esdhc_base;
  488. /* First reset the eSDHC controller */
  489. esdhc_reset(regs);
  490. esdhc_setbits32(&regs->sysctl, SYSCTL_PEREN | SYSCTL_HCKEN
  491. | SYSCTL_IPGEN | SYSCTL_CKEN);
  492. writel(SDHCI_IRQ_EN_BITS, &regs->irqstaten);
  493. memset(&cfg->cfg, 0, sizeof(cfg->cfg));
  494. voltage_caps = 0;
  495. caps = esdhc_read32(&regs->hostcapblt);
  496. #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC135
  497. caps = caps & ~(ESDHC_HOSTCAPBLT_SRS |
  498. ESDHC_HOSTCAPBLT_VS18 | ESDHC_HOSTCAPBLT_VS30);
  499. #endif
  500. /* T4240 host controller capabilities register should have VS33 bit */
  501. #ifdef CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
  502. caps = caps | ESDHC_HOSTCAPBLT_VS33;
  503. #endif
  504. if (caps & ESDHC_HOSTCAPBLT_VS18)
  505. voltage_caps |= MMC_VDD_165_195;
  506. if (caps & ESDHC_HOSTCAPBLT_VS30)
  507. voltage_caps |= MMC_VDD_29_30 | MMC_VDD_30_31;
  508. if (caps & ESDHC_HOSTCAPBLT_VS33)
  509. voltage_caps |= MMC_VDD_32_33 | MMC_VDD_33_34;
  510. cfg->cfg.name = "FSL_SDHC";
  511. cfg->cfg.ops = &esdhc_ops;
  512. #ifdef CONFIG_SYS_SD_VOLTAGE
  513. cfg->cfg.voltages = CONFIG_SYS_SD_VOLTAGE;
  514. #else
  515. cfg->cfg.voltages = MMC_VDD_32_33 | MMC_VDD_33_34;
  516. #endif
  517. if ((cfg->cfg.voltages & voltage_caps) == 0) {
  518. printf("voltage not supported by controller\n");
  519. return -1;
  520. }
  521. cfg->cfg.host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT | MMC_MODE_HC;
  522. #ifdef CONFIG_SYS_FSL_ESDHC_HAS_DDR_MODE
  523. cfg->cfg.host_caps |= MMC_MODE_DDR_52MHz;
  524. #endif
  525. if (cfg->max_bus_width > 0) {
  526. if (cfg->max_bus_width < 8)
  527. cfg->cfg.host_caps &= ~MMC_MODE_8BIT;
  528. if (cfg->max_bus_width < 4)
  529. cfg->cfg.host_caps &= ~MMC_MODE_4BIT;
  530. }
  531. if (caps & ESDHC_HOSTCAPBLT_HSS)
  532. cfg->cfg.host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
  533. #ifdef CONFIG_ESDHC_DETECT_8_BIT_QUIRK
  534. if (CONFIG_ESDHC_DETECT_8_BIT_QUIRK)
  535. cfg->cfg.host_caps &= ~MMC_MODE_8BIT;
  536. #endif
  537. cfg->cfg.f_min = 400000;
  538. cfg->cfg.f_max = min(cfg->sdhc_clk, (u32)52000000);
  539. cfg->cfg.b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
  540. mmc = mmc_create(&cfg->cfg, cfg);
  541. if (mmc == NULL)
  542. return -1;
  543. return 0;
  544. }
  545. int fsl_esdhc_mmc_init(bd_t *bis)
  546. {
  547. struct fsl_esdhc_cfg *cfg;
  548. cfg = calloc(sizeof(struct fsl_esdhc_cfg), 1);
  549. cfg->esdhc_base = CONFIG_SYS_FSL_ESDHC_ADDR;
  550. cfg->sdhc_clk = gd->arch.sdhc_clk;
  551. return fsl_esdhc_initialize(bis, cfg);
  552. }
  553. #ifdef CONFIG_OF_LIBFDT
  554. void fdt_fixup_esdhc(void *blob, bd_t *bd)
  555. {
  556. const char *compat = "fsl,esdhc";
  557. #ifdef CONFIG_FSL_ESDHC_PIN_MUX
  558. if (!hwconfig("esdhc")) {
  559. do_fixup_by_compat(blob, compat, "status", "disabled",
  560. 8 + 1, 1);
  561. return;
  562. }
  563. #endif
  564. do_fixup_by_compat_u32(blob, compat, "clock-frequency",
  565. gd->arch.sdhc_clk, 1);
  566. do_fixup_by_compat(blob, compat, "status", "okay",
  567. 4 + 1, 1);
  568. }
  569. #endif