board.c 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349
  1. /*
  2. * Board functions for TI AM335X based draco board
  3. * (C) Copyright 2013 Siemens Schweiz AG
  4. * (C) Heiko Schocher, DENX Software Engineering, hs@denx.de.
  5. *
  6. * Based on:
  7. *
  8. * Board functions for TI AM335X based boards
  9. * u-boot:/board/ti/am335x/board.c
  10. *
  11. * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
  12. *
  13. * SPDX-License-Identifier: GPL-2.0+
  14. */
  15. #include <common.h>
  16. #include <errno.h>
  17. #include <spl.h>
  18. #include <asm/arch/cpu.h>
  19. #include <asm/arch/hardware.h>
  20. #include <asm/arch/omap.h>
  21. #include <asm/arch/ddr_defs.h>
  22. #include <asm/arch/clock.h>
  23. #include <asm/arch/gpio.h>
  24. #include <asm/arch/mmc_host_def.h>
  25. #include <asm/arch/sys_proto.h>
  26. #include <asm/io.h>
  27. #include <asm/emif.h>
  28. #include <asm/gpio.h>
  29. #include <i2c.h>
  30. #include <miiphy.h>
  31. #include <cpsw.h>
  32. #include <watchdog.h>
  33. #include "board.h"
  34. #include "../common/factoryset.h"
  35. DECLARE_GLOBAL_DATA_PTR;
  36. #ifdef CONFIG_SPL_BUILD
  37. static struct draco_baseboard_id __attribute__((section(".data"))) settings;
  38. #if DDR_PLL_FREQ == 303
  39. /* Default@303MHz-i0 */
  40. const struct ddr3_data ddr3_default = {
  41. 0x33524444, 0x56312e35, 0x0080, 0x0000, 0x003A, 0x003F, 0x009F,
  42. 0x0079, 0x0888A39B, 0x26517FDA, 0x501F84EF, 0x00100206, 0x61A44A32,
  43. 0x0000093B, 0x0000014A,
  44. "default name @303MHz \0",
  45. "default marking \0",
  46. };
  47. #elif DDR_PLL_FREQ == 400
  48. /* Default@400MHz-i0 */
  49. const struct ddr3_data ddr3_default = {
  50. 0x33524444, 0x56312e35, 0x0080, 0x0000, 0x0039, 0x0046, 0x00ab,
  51. 0x0080, 0x0AAAA4DB, 0x26307FDA, 0x501F821F, 0x00100207, 0x61A45232,
  52. 0x00000618, 0x0000014A,
  53. "default name @400MHz \0",
  54. "default marking \0",
  55. };
  56. #endif
  57. static void set_default_ddr3_timings(void)
  58. {
  59. printf("Set default DDR3 settings\n");
  60. settings.ddr3 = ddr3_default;
  61. }
  62. static void print_ddr3_timings(void)
  63. {
  64. printf("\nDDR3\n");
  65. printf("clock:\t\t%d MHz\n", DDR_PLL_FREQ);
  66. printf("device:\t\t%s\n", settings.ddr3.manu_name);
  67. printf("marking:\t%s\n", settings.ddr3.manu_marking);
  68. printf("%-20s, %-8s, %-8s, %-4s\n", "timing parameters", "eeprom",
  69. "default", "diff");
  70. PRINTARGS(magic);
  71. PRINTARGS(version);
  72. PRINTARGS(ddr3_sratio);
  73. PRINTARGS(iclkout);
  74. PRINTARGS(dt0rdsratio0);
  75. PRINTARGS(dt0wdsratio0);
  76. PRINTARGS(dt0fwsratio0);
  77. PRINTARGS(dt0wrsratio0);
  78. PRINTARGS(sdram_tim1);
  79. PRINTARGS(sdram_tim2);
  80. PRINTARGS(sdram_tim3);
  81. PRINTARGS(emif_ddr_phy_ctlr_1);
  82. PRINTARGS(sdram_config);
  83. PRINTARGS(ref_ctrl);
  84. PRINTARGS(ioctr_val);
  85. }
  86. static void print_chip_data(void)
  87. {
  88. struct ctrl_dev *cdev = (struct ctrl_dev *)CTRL_DEVICE_BASE;
  89. dpll_mpu_opp100.m = am335x_get_efuse_mpu_max_freq(cdev);
  90. printf("\nCPU BOARD\n");
  91. printf("device: \t'%s'\n", settings.chip.sdevname);
  92. printf("hw version: \t'%s'\n", settings.chip.shwver);
  93. printf("max freq: \t%d MHz\n", dpll_mpu_opp100.m);
  94. }
  95. #endif /* CONFIG_SPL_BUILD */
  96. #define AM335X_NAND_ECC_MASK 0x0f
  97. #define AM335X_NAND_ECC_TYPE_16 0x02
  98. static int ecc_type;
  99. struct am335x_nand_geometry {
  100. u32 magic;
  101. u8 nand_geo_addr;
  102. u8 nand_geo_page;
  103. u8 nand_bus;
  104. };
  105. static int draco_read_nand_geometry(void)
  106. {
  107. struct am335x_nand_geometry geo;
  108. /* Read NAND geometry */
  109. if (i2c_read(CONFIG_SYS_I2C_EEPROM_ADDR, 0x80, 2,
  110. (uchar *)&geo, sizeof(struct am335x_nand_geometry))) {
  111. printf("Could not read the NAND geomtery; something fundamentally wrong on the I2C bus.\n");
  112. return -EIO;
  113. }
  114. if (geo.magic != 0xa657b310) {
  115. printf("%s: bad magic: %x\n", __func__, geo.magic);
  116. return -EFAULT;
  117. }
  118. if ((geo.nand_bus & AM335X_NAND_ECC_MASK) == AM335X_NAND_ECC_TYPE_16)
  119. ecc_type = 16;
  120. else
  121. ecc_type = 8;
  122. return 0;
  123. }
  124. /*
  125. * Read header information from EEPROM into global structure.
  126. */
  127. static int read_eeprom(void)
  128. {
  129. /* Check if baseboard eeprom is available */
  130. if (i2c_probe(CONFIG_SYS_I2C_EEPROM_ADDR)) {
  131. printf("Could not probe the EEPROM; something fundamentally wrong on the I2C bus.\n");
  132. return 1;
  133. }
  134. #ifdef CONFIG_SPL_BUILD
  135. /* Read Siemens eeprom data (DDR3) */
  136. if (i2c_read(CONFIG_SYS_I2C_EEPROM_ADDR, EEPROM_ADDR_DDR3, 2,
  137. (uchar *)&settings.ddr3, sizeof(struct ddr3_data))) {
  138. printf("Could not read the EEPROM; something fundamentally wrong on the I2C bus.\nUse default DDR3 timings\n");
  139. set_default_ddr3_timings();
  140. }
  141. /* Read Siemens eeprom data (CHIP) */
  142. if (i2c_read(CONFIG_SYS_I2C_EEPROM_ADDR, EEPROM_ADDR_CHIP, 2,
  143. (uchar *)&settings.chip, sizeof(settings.chip)))
  144. printf("Could not read chip settings\n");
  145. if (ddr3_default.magic == settings.ddr3.magic &&
  146. ddr3_default.version == settings.ddr3.version) {
  147. printf("Using DDR3 settings from EEPROM\n");
  148. } else {
  149. if (ddr3_default.magic != settings.ddr3.magic)
  150. printf("Warning: No valid DDR3 data in eeprom.\n");
  151. if (ddr3_default.version != settings.ddr3.version)
  152. printf("Warning: DDR3 data version does not match.\n");
  153. printf("Using default settings\n");
  154. set_default_ddr3_timings();
  155. }
  156. if (MAGIC_CHIP == settings.chip.magic)
  157. print_chip_data();
  158. else
  159. printf("Warning: No chip data in eeprom\n");
  160. print_ddr3_timings();
  161. return draco_read_nand_geometry();
  162. #endif
  163. return 0;
  164. }
  165. #ifdef CONFIG_SPL_BUILD
  166. static void board_init_ddr(void)
  167. {
  168. struct emif_regs draco_ddr3_emif_reg_data = {
  169. .zq_config = 0x50074BE4,
  170. };
  171. struct ddr_data draco_ddr3_data = {
  172. };
  173. struct cmd_control draco_ddr3_cmd_ctrl_data = {
  174. };
  175. struct ctrl_ioregs draco_ddr3_ioregs = {
  176. };
  177. /* pass values from eeprom */
  178. draco_ddr3_emif_reg_data.sdram_tim1 = settings.ddr3.sdram_tim1;
  179. draco_ddr3_emif_reg_data.sdram_tim2 = settings.ddr3.sdram_tim2;
  180. draco_ddr3_emif_reg_data.sdram_tim3 = settings.ddr3.sdram_tim3;
  181. draco_ddr3_emif_reg_data.emif_ddr_phy_ctlr_1 =
  182. settings.ddr3.emif_ddr_phy_ctlr_1;
  183. draco_ddr3_emif_reg_data.sdram_config = settings.ddr3.sdram_config;
  184. draco_ddr3_emif_reg_data.ref_ctrl = settings.ddr3.ref_ctrl;
  185. draco_ddr3_data.datardsratio0 = settings.ddr3.dt0rdsratio0;
  186. draco_ddr3_data.datawdsratio0 = settings.ddr3.dt0wdsratio0;
  187. draco_ddr3_data.datafwsratio0 = settings.ddr3.dt0fwsratio0;
  188. draco_ddr3_data.datawrsratio0 = settings.ddr3.dt0wrsratio0;
  189. draco_ddr3_cmd_ctrl_data.cmd0csratio = settings.ddr3.ddr3_sratio;
  190. draco_ddr3_cmd_ctrl_data.cmd0iclkout = settings.ddr3.iclkout;
  191. draco_ddr3_cmd_ctrl_data.cmd1csratio = settings.ddr3.ddr3_sratio;
  192. draco_ddr3_cmd_ctrl_data.cmd1iclkout = settings.ddr3.iclkout;
  193. draco_ddr3_cmd_ctrl_data.cmd2csratio = settings.ddr3.ddr3_sratio;
  194. draco_ddr3_cmd_ctrl_data.cmd2iclkout = settings.ddr3.iclkout;
  195. draco_ddr3_ioregs.cm0ioctl = settings.ddr3.ioctr_val,
  196. draco_ddr3_ioregs.cm1ioctl = settings.ddr3.ioctr_val,
  197. draco_ddr3_ioregs.cm2ioctl = settings.ddr3.ioctr_val,
  198. draco_ddr3_ioregs.dt0ioctl = settings.ddr3.ioctr_val,
  199. draco_ddr3_ioregs.dt1ioctl = settings.ddr3.ioctr_val,
  200. config_ddr(DDR_PLL_FREQ, &draco_ddr3_ioregs, &draco_ddr3_data,
  201. &draco_ddr3_cmd_ctrl_data, &draco_ddr3_emif_reg_data, 0);
  202. }
  203. static void spl_siemens_board_init(void)
  204. {
  205. return;
  206. }
  207. #endif /* if def CONFIG_SPL_BUILD */
  208. #ifdef CONFIG_BOARD_LATE_INIT
  209. int board_late_init(void)
  210. {
  211. int ret;
  212. ret = draco_read_nand_geometry();
  213. if (ret != 0)
  214. return ret;
  215. nand_curr_device = 0;
  216. omap_nand_switch_ecc(1, ecc_type);
  217. #ifdef CONFIG_FACTORYSET
  218. /* Set ASN in environment*/
  219. if (factory_dat.asn[0] != 0) {
  220. setenv("dtb_name", (char *)factory_dat.asn);
  221. } else {
  222. /* dtb suffix gets added in load script */
  223. setenv("dtb_name", "am335x-draco");
  224. }
  225. #else
  226. setenv("dtb_name", "am335x-draco");
  227. #endif
  228. return 0;
  229. }
  230. #endif
  231. #if (defined(CONFIG_DRIVER_TI_CPSW) && !defined(CONFIG_SPL_BUILD)) || \
  232. (defined(CONFIG_SPL_ETH_SUPPORT) && defined(CONFIG_SPL_BUILD))
  233. static void cpsw_control(int enabled)
  234. {
  235. /* VTP can be added here */
  236. return;
  237. }
  238. static struct cpsw_slave_data cpsw_slaves[] = {
  239. {
  240. .slave_reg_ofs = 0x208,
  241. .sliver_reg_ofs = 0xd80,
  242. .phy_addr = 0,
  243. .phy_if = PHY_INTERFACE_MODE_MII,
  244. },
  245. };
  246. static struct cpsw_platform_data cpsw_data = {
  247. .mdio_base = CPSW_MDIO_BASE,
  248. .cpsw_base = CPSW_BASE,
  249. .mdio_div = 0xff,
  250. .channels = 4,
  251. .cpdma_reg_ofs = 0x800,
  252. .slaves = 1,
  253. .slave_data = cpsw_slaves,
  254. .ale_reg_ofs = 0xd00,
  255. .ale_entries = 1024,
  256. .host_port_reg_ofs = 0x108,
  257. .hw_stats_reg_ofs = 0x900,
  258. .bd_ram_ofs = 0x2000,
  259. .mac_control = (1 << 5),
  260. .control = cpsw_control,
  261. .host_port_num = 0,
  262. .version = CPSW_CTRL_VERSION_2,
  263. };
  264. #if defined(CONFIG_DRIVER_TI_CPSW) || \
  265. (defined(CONFIG_USB_ETHER) && defined(CONFIG_USB_MUSB_GADGET))
  266. int board_eth_init(bd_t *bis)
  267. {
  268. struct ctrl_dev *cdev = (struct ctrl_dev *)CTRL_DEVICE_BASE;
  269. int n = 0;
  270. int rv;
  271. factoryset_setenv();
  272. /* Set rgmii mode and enable rmii clock to be sourced from chip */
  273. writel((RMII_MODE_ENABLE | RMII_CHIPCKL_ENABLE), &cdev->miisel);
  274. rv = cpsw_register(&cpsw_data);
  275. if (rv < 0)
  276. printf("Error %d registering CPSW switch\n", rv);
  277. else
  278. n += rv;
  279. return n;
  280. }
  281. static int do_switch_reset(cmd_tbl_t *cmdtp, int flag, int argc,
  282. char *const argv[])
  283. {
  284. /* Reset SMSC LAN9303 switch for default configuration */
  285. gpio_request(GPIO_LAN9303_NRST, "nRST");
  286. gpio_direction_output(GPIO_LAN9303_NRST, 0);
  287. /* assert active low reset for 200us */
  288. udelay(200);
  289. gpio_set_value(GPIO_LAN9303_NRST, 1);
  290. return 0;
  291. };
  292. U_BOOT_CMD(
  293. switch_rst, CONFIG_SYS_MAXARGS, 1, do_switch_reset,
  294. "Reset LAN9303 switch via its reset pin",
  295. ""
  296. );
  297. #endif /* #if defined(CONFIG_DRIVER_TI_CPSW) */
  298. #endif /* #if (defined(CONFIG_DRIVER_TI_CPSW) && !defined(CONFIG_SPL_BUILD)) */
  299. #include "../common/board.c"