gmac_rockchip.c 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154
  1. /*
  2. * (C) Copyright 2015 Sjoerd Simons <sjoerd.simons@collabora.co.uk>
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. *
  6. * Rockchip GMAC ethernet IP driver for U-Boot
  7. */
  8. #include <common.h>
  9. #include <dm.h>
  10. #include <clk.h>
  11. #include <phy.h>
  12. #include <syscon.h>
  13. #include <asm/io.h>
  14. #include <asm/arch/periph.h>
  15. #include <asm/arch/clock.h>
  16. #include <asm/arch/grf_rk3288.h>
  17. #include <dm/pinctrl.h>
  18. #include <dt-bindings/clock/rk3288-cru.h>
  19. #include "designware.h"
  20. DECLARE_GLOBAL_DATA_PTR;
  21. /*
  22. * Platform data for the gmac
  23. *
  24. * dw_eth_pdata: Required platform data for designware driver (must be first)
  25. */
  26. struct gmac_rockchip_platdata {
  27. struct dw_eth_pdata dw_eth_pdata;
  28. int tx_delay;
  29. int rx_delay;
  30. };
  31. static int gmac_rockchip_ofdata_to_platdata(struct udevice *dev)
  32. {
  33. struct gmac_rockchip_platdata *pdata = dev_get_platdata(dev);
  34. pdata->tx_delay = fdtdec_get_int(gd->fdt_blob, dev->of_offset,
  35. "tx-delay", 0x30);
  36. pdata->rx_delay = fdtdec_get_int(gd->fdt_blob, dev->of_offset,
  37. "rx-delay", 0x10);
  38. return designware_eth_ofdata_to_platdata(dev);
  39. }
  40. static int gmac_rockchip_fix_mac_speed(struct dw_eth_dev *priv)
  41. {
  42. struct rk3288_grf *grf;
  43. int clk;
  44. switch (priv->phydev->speed) {
  45. case 10:
  46. clk = GMAC_CLK_SEL_2_5M;
  47. break;
  48. case 100:
  49. clk = GMAC_CLK_SEL_25M;
  50. break;
  51. case 1000:
  52. clk = GMAC_CLK_SEL_125M;
  53. break;
  54. default:
  55. debug("Unknown phy speed: %d\n", priv->phydev->speed);
  56. return -EINVAL;
  57. }
  58. grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  59. rk_clrsetreg(&grf->soc_con1,
  60. GMAC_CLK_SEL_MASK << GMAC_CLK_SEL_SHIFT,
  61. clk << GMAC_CLK_SEL_SHIFT);
  62. return 0;
  63. }
  64. static int gmac_rockchip_probe(struct udevice *dev)
  65. {
  66. struct gmac_rockchip_platdata *pdata = dev_get_platdata(dev);
  67. struct rk3288_grf *grf;
  68. struct clk clk;
  69. int ret;
  70. ret = clk_get_by_index(dev, 0, &clk);
  71. if (ret)
  72. return ret;
  73. /* Since mac_clk is fed by an external clock we can use 0 here */
  74. ret = clk_set_rate(&clk, 0);
  75. if (ret)
  76. return ret;
  77. /* Set to RGMII mode */
  78. grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  79. rk_clrsetreg(&grf->soc_con1,
  80. RMII_MODE_MASK << RMII_MODE_SHIFT |
  81. GMAC_PHY_INTF_SEL_MASK << GMAC_PHY_INTF_SEL_SHIFT,
  82. GMAC_PHY_INTF_SEL_RGMII << GMAC_PHY_INTF_SEL_SHIFT);
  83. rk_clrsetreg(&grf->soc_con3,
  84. RXCLK_DLY_ENA_GMAC_MASK << RXCLK_DLY_ENA_GMAC_SHIFT |
  85. TXCLK_DLY_ENA_GMAC_MASK << TXCLK_DLY_ENA_GMAC_SHIFT |
  86. CLK_RX_DL_CFG_GMAC_MASK << CLK_RX_DL_CFG_GMAC_SHIFT |
  87. CLK_TX_DL_CFG_GMAC_MASK << CLK_TX_DL_CFG_GMAC_SHIFT,
  88. RXCLK_DLY_ENA_GMAC_ENABLE << RXCLK_DLY_ENA_GMAC_SHIFT |
  89. TXCLK_DLY_ENA_GMAC_ENABLE << TXCLK_DLY_ENA_GMAC_SHIFT |
  90. pdata->rx_delay << CLK_RX_DL_CFG_GMAC_SHIFT |
  91. pdata->tx_delay << CLK_TX_DL_CFG_GMAC_SHIFT);
  92. return designware_eth_probe(dev);
  93. }
  94. static int gmac_rockchip_eth_start(struct udevice *dev)
  95. {
  96. struct eth_pdata *pdata = dev_get_platdata(dev);
  97. struct dw_eth_dev *priv = dev_get_priv(dev);
  98. int ret;
  99. ret = designware_eth_init(priv, pdata->enetaddr);
  100. if (ret)
  101. return ret;
  102. ret = gmac_rockchip_fix_mac_speed(priv);
  103. if (ret)
  104. return ret;
  105. ret = designware_eth_enable(priv);
  106. if (ret)
  107. return ret;
  108. return 0;
  109. }
  110. const struct eth_ops gmac_rockchip_eth_ops = {
  111. .start = gmac_rockchip_eth_start,
  112. .send = designware_eth_send,
  113. .recv = designware_eth_recv,
  114. .free_pkt = designware_eth_free_pkt,
  115. .stop = designware_eth_stop,
  116. .write_hwaddr = designware_eth_write_hwaddr,
  117. };
  118. static const struct udevice_id rockchip_gmac_ids[] = {
  119. { .compatible = "rockchip,rk3288-gmac" },
  120. { }
  121. };
  122. U_BOOT_DRIVER(eth_gmac_rockchip) = {
  123. .name = "gmac_rockchip",
  124. .id = UCLASS_ETH,
  125. .of_match = rockchip_gmac_ids,
  126. .ofdata_to_platdata = gmac_rockchip_ofdata_to_platdata,
  127. .probe = gmac_rockchip_probe,
  128. .ops = &gmac_rockchip_eth_ops,
  129. .priv_auto_alloc_size = sizeof(struct dw_eth_dev),
  130. .platdata_auto_alloc_size = sizeof(struct gmac_rockchip_platdata),
  131. .flags = DM_FLAG_ALLOC_PRIV_DMA,
  132. };