board.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790
  1. /*
  2. * (C) Copyright 2012-2013 Henrik Nordstrom <henrik@henriknordstrom.net>
  3. * (C) Copyright 2013 Luke Kenneth Casson Leighton <lkcl@lkcl.net>
  4. *
  5. * (C) Copyright 2007-2011
  6. * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
  7. * Tom Cubie <tangliang@allwinnertech.com>
  8. *
  9. * Some board init for the Allwinner A10-evb board.
  10. *
  11. * SPDX-License-Identifier: GPL-2.0+
  12. */
  13. #include <common.h>
  14. #include <mmc.h>
  15. #include <axp_pmic.h>
  16. #include <asm/arch/clock.h>
  17. #include <asm/arch/cpu.h>
  18. #include <asm/arch/display.h>
  19. #include <asm/arch/dram.h>
  20. #include <asm/arch/gpio.h>
  21. #include <asm/arch/mmc.h>
  22. #include <asm/arch/spl.h>
  23. #include <asm/arch/usb_phy.h>
  24. #ifndef CONFIG_ARM64
  25. #include <asm/armv7.h>
  26. #endif
  27. #include <asm/gpio.h>
  28. #include <asm/io.h>
  29. #include <crc.h>
  30. #include <environment.h>
  31. #include <libfdt.h>
  32. #include <nand.h>
  33. #include <net.h>
  34. #include <spl.h>
  35. #include <sy8106a.h>
  36. #include <asm/setup.h>
  37. #if defined CONFIG_VIDEO_LCD_PANEL_I2C && !(defined CONFIG_SPL_BUILD)
  38. /* So that we can use pin names in Kconfig and sunxi_name_to_gpio() */
  39. int soft_i2c_gpio_sda;
  40. int soft_i2c_gpio_scl;
  41. static int soft_i2c_board_init(void)
  42. {
  43. int ret;
  44. soft_i2c_gpio_sda = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SDA);
  45. if (soft_i2c_gpio_sda < 0) {
  46. printf("Error invalid soft i2c sda pin: '%s', err %d\n",
  47. CONFIG_VIDEO_LCD_PANEL_I2C_SDA, soft_i2c_gpio_sda);
  48. return soft_i2c_gpio_sda;
  49. }
  50. ret = gpio_request(soft_i2c_gpio_sda, "soft-i2c-sda");
  51. if (ret) {
  52. printf("Error requesting soft i2c sda pin: '%s', err %d\n",
  53. CONFIG_VIDEO_LCD_PANEL_I2C_SDA, ret);
  54. return ret;
  55. }
  56. soft_i2c_gpio_scl = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SCL);
  57. if (soft_i2c_gpio_scl < 0) {
  58. printf("Error invalid soft i2c scl pin: '%s', err %d\n",
  59. CONFIG_VIDEO_LCD_PANEL_I2C_SCL, soft_i2c_gpio_scl);
  60. return soft_i2c_gpio_scl;
  61. }
  62. ret = gpio_request(soft_i2c_gpio_scl, "soft-i2c-scl");
  63. if (ret) {
  64. printf("Error requesting soft i2c scl pin: '%s', err %d\n",
  65. CONFIG_VIDEO_LCD_PANEL_I2C_SCL, ret);
  66. return ret;
  67. }
  68. return 0;
  69. }
  70. #else
  71. static int soft_i2c_board_init(void) { return 0; }
  72. #endif
  73. DECLARE_GLOBAL_DATA_PTR;
  74. void i2c_init_board(void)
  75. {
  76. #ifdef CONFIG_I2C0_ENABLE
  77. #if defined(CONFIG_MACH_SUN4I) || \
  78. defined(CONFIG_MACH_SUN5I) || \
  79. defined(CONFIG_MACH_SUN7I) || \
  80. defined(CONFIG_MACH_SUN8I_R40)
  81. sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN4I_GPB_TWI0);
  82. sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN4I_GPB_TWI0);
  83. clock_twi_onoff(0, 1);
  84. #elif defined(CONFIG_MACH_SUN6I)
  85. sunxi_gpio_set_cfgpin(SUNXI_GPH(14), SUN6I_GPH_TWI0);
  86. sunxi_gpio_set_cfgpin(SUNXI_GPH(15), SUN6I_GPH_TWI0);
  87. clock_twi_onoff(0, 1);
  88. #elif defined(CONFIG_MACH_SUN8I)
  89. sunxi_gpio_set_cfgpin(SUNXI_GPH(2), SUN8I_GPH_TWI0);
  90. sunxi_gpio_set_cfgpin(SUNXI_GPH(3), SUN8I_GPH_TWI0);
  91. clock_twi_onoff(0, 1);
  92. #endif
  93. #endif
  94. #ifdef CONFIG_I2C1_ENABLE
  95. #if defined(CONFIG_MACH_SUN4I) || \
  96. defined(CONFIG_MACH_SUN7I) || \
  97. defined(CONFIG_MACH_SUN8I_R40)
  98. sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN4I_GPB_TWI1);
  99. sunxi_gpio_set_cfgpin(SUNXI_GPB(19), SUN4I_GPB_TWI1);
  100. clock_twi_onoff(1, 1);
  101. #elif defined(CONFIG_MACH_SUN5I)
  102. sunxi_gpio_set_cfgpin(SUNXI_GPB(15), SUN5I_GPB_TWI1);
  103. sunxi_gpio_set_cfgpin(SUNXI_GPB(16), SUN5I_GPB_TWI1);
  104. clock_twi_onoff(1, 1);
  105. #elif defined(CONFIG_MACH_SUN6I)
  106. sunxi_gpio_set_cfgpin(SUNXI_GPH(16), SUN6I_GPH_TWI1);
  107. sunxi_gpio_set_cfgpin(SUNXI_GPH(17), SUN6I_GPH_TWI1);
  108. clock_twi_onoff(1, 1);
  109. #elif defined(CONFIG_MACH_SUN8I)
  110. sunxi_gpio_set_cfgpin(SUNXI_GPH(4), SUN8I_GPH_TWI1);
  111. sunxi_gpio_set_cfgpin(SUNXI_GPH(5), SUN8I_GPH_TWI1);
  112. clock_twi_onoff(1, 1);
  113. #endif
  114. #endif
  115. #ifdef CONFIG_I2C2_ENABLE
  116. #if defined(CONFIG_MACH_SUN4I) || \
  117. defined(CONFIG_MACH_SUN7I) || \
  118. defined(CONFIG_MACH_SUN8I_R40)
  119. sunxi_gpio_set_cfgpin(SUNXI_GPB(20), SUN4I_GPB_TWI2);
  120. sunxi_gpio_set_cfgpin(SUNXI_GPB(21), SUN4I_GPB_TWI2);
  121. clock_twi_onoff(2, 1);
  122. #elif defined(CONFIG_MACH_SUN5I)
  123. sunxi_gpio_set_cfgpin(SUNXI_GPB(17), SUN5I_GPB_TWI2);
  124. sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN5I_GPB_TWI2);
  125. clock_twi_onoff(2, 1);
  126. #elif defined(CONFIG_MACH_SUN6I)
  127. sunxi_gpio_set_cfgpin(SUNXI_GPH(18), SUN6I_GPH_TWI2);
  128. sunxi_gpio_set_cfgpin(SUNXI_GPH(19), SUN6I_GPH_TWI2);
  129. clock_twi_onoff(2, 1);
  130. #elif defined(CONFIG_MACH_SUN8I)
  131. sunxi_gpio_set_cfgpin(SUNXI_GPE(12), SUN8I_GPE_TWI2);
  132. sunxi_gpio_set_cfgpin(SUNXI_GPE(13), SUN8I_GPE_TWI2);
  133. clock_twi_onoff(2, 1);
  134. #endif
  135. #endif
  136. #ifdef CONFIG_I2C3_ENABLE
  137. #if defined(CONFIG_MACH_SUN6I)
  138. sunxi_gpio_set_cfgpin(SUNXI_GPG(10), SUN6I_GPG_TWI3);
  139. sunxi_gpio_set_cfgpin(SUNXI_GPG(11), SUN6I_GPG_TWI3);
  140. clock_twi_onoff(3, 1);
  141. #elif defined(CONFIG_MACH_SUN7I) || \
  142. defined(CONFIG_MACH_SUN8I_R40)
  143. sunxi_gpio_set_cfgpin(SUNXI_GPI(0), SUN7I_GPI_TWI3);
  144. sunxi_gpio_set_cfgpin(SUNXI_GPI(1), SUN7I_GPI_TWI3);
  145. clock_twi_onoff(3, 1);
  146. #endif
  147. #endif
  148. #ifdef CONFIG_I2C4_ENABLE
  149. #if defined(CONFIG_MACH_SUN7I) || \
  150. defined(CONFIG_MACH_SUN8I_R40)
  151. sunxi_gpio_set_cfgpin(SUNXI_GPI(2), SUN7I_GPI_TWI4);
  152. sunxi_gpio_set_cfgpin(SUNXI_GPI(3), SUN7I_GPI_TWI4);
  153. clock_twi_onoff(4, 1);
  154. #endif
  155. #endif
  156. #ifdef CONFIG_R_I2C_ENABLE
  157. clock_twi_onoff(5, 1);
  158. sunxi_gpio_set_cfgpin(SUNXI_GPL(0), SUN8I_H3_GPL_R_TWI);
  159. sunxi_gpio_set_cfgpin(SUNXI_GPL(1), SUN8I_H3_GPL_R_TWI);
  160. #endif
  161. }
  162. /* add board specific code here */
  163. int board_init(void)
  164. {
  165. __maybe_unused int id_pfr1, ret, satapwr_pin, macpwr_pin;
  166. gd->bd->bi_boot_params = (PHYS_SDRAM_0 + 0x100);
  167. #ifndef CONFIG_ARM64
  168. asm volatile("mrc p15, 0, %0, c0, c1, 1" : "=r"(id_pfr1));
  169. debug("id_pfr1: 0x%08x\n", id_pfr1);
  170. /* Generic Timer Extension available? */
  171. if ((id_pfr1 >> CPUID_ARM_GENTIMER_SHIFT) & 0xf) {
  172. uint32_t freq;
  173. debug("Setting CNTFRQ\n");
  174. /*
  175. * CNTFRQ is a secure register, so we will crash if we try to
  176. * write this from the non-secure world (read is OK, though).
  177. * In case some bootcode has already set the correct value,
  178. * we avoid the risk of writing to it.
  179. */
  180. asm volatile("mrc p15, 0, %0, c14, c0, 0" : "=r"(freq));
  181. if (freq != COUNTER_FREQUENCY) {
  182. debug("arch timer frequency is %d Hz, should be %d, fixing ...\n",
  183. freq, COUNTER_FREQUENCY);
  184. #ifdef CONFIG_NON_SECURE
  185. printf("arch timer frequency is wrong, but cannot adjust it\n");
  186. #else
  187. asm volatile("mcr p15, 0, %0, c14, c0, 0"
  188. : : "r"(COUNTER_FREQUENCY));
  189. #endif
  190. }
  191. }
  192. #endif /* !CONFIG_ARM64 */
  193. ret = axp_gpio_init();
  194. if (ret)
  195. return ret;
  196. #ifdef CONFIG_SATAPWR
  197. satapwr_pin = sunxi_name_to_gpio(CONFIG_SATAPWR);
  198. gpio_request(satapwr_pin, "satapwr");
  199. gpio_direction_output(satapwr_pin, 1);
  200. /* Give attached sata device time to power-up to avoid link timeouts */
  201. mdelay(500);
  202. #endif
  203. #ifdef CONFIG_MACPWR
  204. macpwr_pin = sunxi_name_to_gpio(CONFIG_MACPWR);
  205. gpio_request(macpwr_pin, "macpwr");
  206. gpio_direction_output(macpwr_pin, 1);
  207. #endif
  208. #ifdef CONFIG_DM_I2C
  209. /*
  210. * Temporary workaround for enabling I2C clocks until proper sunxi DM
  211. * clk, reset and pinctrl drivers land.
  212. */
  213. i2c_init_board();
  214. #endif
  215. /* Uses dm gpio code so do this here and not in i2c_init_board() */
  216. return soft_i2c_board_init();
  217. }
  218. int dram_init(void)
  219. {
  220. gd->ram_size = get_ram_size((long *)PHYS_SDRAM_0, PHYS_SDRAM_0_SIZE);
  221. return 0;
  222. }
  223. #if defined(CONFIG_NAND_SUNXI)
  224. static void nand_pinmux_setup(void)
  225. {
  226. unsigned int pin;
  227. for (pin = SUNXI_GPC(0); pin <= SUNXI_GPC(19); pin++)
  228. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND);
  229. #if defined CONFIG_MACH_SUN4I || defined CONFIG_MACH_SUN7I
  230. for (pin = SUNXI_GPC(20); pin <= SUNXI_GPC(22); pin++)
  231. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND);
  232. #endif
  233. /* sun4i / sun7i do have a PC23, but it is not used for nand,
  234. * only sun7i has a PC24 */
  235. #ifdef CONFIG_MACH_SUN7I
  236. sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_NAND);
  237. #endif
  238. }
  239. static void nand_clock_setup(void)
  240. {
  241. struct sunxi_ccm_reg *const ccm =
  242. (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
  243. setbits_le32(&ccm->ahb_gate0, (CLK_GATE_OPEN << AHB_GATE_OFFSET_NAND0));
  244. #ifdef CONFIG_MACH_SUN9I
  245. setbits_le32(&ccm->ahb_gate1, (1 << AHB_GATE_OFFSET_DMA));
  246. #else
  247. setbits_le32(&ccm->ahb_gate0, (1 << AHB_GATE_OFFSET_DMA));
  248. #endif
  249. setbits_le32(&ccm->nand0_clk_cfg, CCM_NAND_CTRL_ENABLE | AHB_DIV_1);
  250. }
  251. void board_nand_init(void)
  252. {
  253. nand_pinmux_setup();
  254. nand_clock_setup();
  255. #ifndef CONFIG_SPL_BUILD
  256. sunxi_nand_init();
  257. #endif
  258. }
  259. #endif
  260. #ifdef CONFIG_MMC
  261. static void mmc_pinmux_setup(int sdc)
  262. {
  263. unsigned int pin;
  264. __maybe_unused int pins;
  265. switch (sdc) {
  266. case 0:
  267. /* SDC0: PF0-PF5 */
  268. for (pin = SUNXI_GPF(0); pin <= SUNXI_GPF(5); pin++) {
  269. sunxi_gpio_set_cfgpin(pin, SUNXI_GPF_SDC0);
  270. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  271. sunxi_gpio_set_drv(pin, 2);
  272. }
  273. break;
  274. case 1:
  275. pins = sunxi_name_to_gpio_bank(CONFIG_MMC1_PINS);
  276. #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) || \
  277. defined(CONFIG_MACH_SUN8I_R40)
  278. if (pins == SUNXI_GPIO_H) {
  279. /* SDC1: PH22-PH-27 */
  280. for (pin = SUNXI_GPH(22); pin <= SUNXI_GPH(27); pin++) {
  281. sunxi_gpio_set_cfgpin(pin, SUN4I_GPH_SDC1);
  282. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  283. sunxi_gpio_set_drv(pin, 2);
  284. }
  285. } else {
  286. /* SDC1: PG0-PG5 */
  287. for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
  288. sunxi_gpio_set_cfgpin(pin, SUN4I_GPG_SDC1);
  289. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  290. sunxi_gpio_set_drv(pin, 2);
  291. }
  292. }
  293. #elif defined(CONFIG_MACH_SUN5I)
  294. /* SDC1: PG3-PG8 */
  295. for (pin = SUNXI_GPG(3); pin <= SUNXI_GPG(8); pin++) {
  296. sunxi_gpio_set_cfgpin(pin, SUN5I_GPG_SDC1);
  297. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  298. sunxi_gpio_set_drv(pin, 2);
  299. }
  300. #elif defined(CONFIG_MACH_SUN6I)
  301. /* SDC1: PG0-PG5 */
  302. for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
  303. sunxi_gpio_set_cfgpin(pin, SUN6I_GPG_SDC1);
  304. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  305. sunxi_gpio_set_drv(pin, 2);
  306. }
  307. #elif defined(CONFIG_MACH_SUN8I)
  308. if (pins == SUNXI_GPIO_D) {
  309. /* SDC1: PD2-PD7 */
  310. for (pin = SUNXI_GPD(2); pin <= SUNXI_GPD(7); pin++) {
  311. sunxi_gpio_set_cfgpin(pin, SUN8I_GPD_SDC1);
  312. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  313. sunxi_gpio_set_drv(pin, 2);
  314. }
  315. } else {
  316. /* SDC1: PG0-PG5 */
  317. for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
  318. sunxi_gpio_set_cfgpin(pin, SUN8I_GPG_SDC1);
  319. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  320. sunxi_gpio_set_drv(pin, 2);
  321. }
  322. }
  323. #endif
  324. break;
  325. case 2:
  326. pins = sunxi_name_to_gpio_bank(CONFIG_MMC2_PINS);
  327. #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
  328. /* SDC2: PC6-PC11 */
  329. for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(11); pin++) {
  330. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  331. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  332. sunxi_gpio_set_drv(pin, 2);
  333. }
  334. #elif defined(CONFIG_MACH_SUN5I)
  335. if (pins == SUNXI_GPIO_E) {
  336. /* SDC2: PE4-PE9 */
  337. for (pin = SUNXI_GPE(4); pin <= SUNXI_GPD(9); pin++) {
  338. sunxi_gpio_set_cfgpin(pin, SUN5I_GPE_SDC2);
  339. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  340. sunxi_gpio_set_drv(pin, 2);
  341. }
  342. } else {
  343. /* SDC2: PC6-PC15 */
  344. for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
  345. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  346. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  347. sunxi_gpio_set_drv(pin, 2);
  348. }
  349. }
  350. #elif defined(CONFIG_MACH_SUN6I)
  351. if (pins == SUNXI_GPIO_A) {
  352. /* SDC2: PA9-PA14 */
  353. for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) {
  354. sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC2);
  355. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  356. sunxi_gpio_set_drv(pin, 2);
  357. }
  358. } else {
  359. /* SDC2: PC6-PC15, PC24 */
  360. for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
  361. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  362. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  363. sunxi_gpio_set_drv(pin, 2);
  364. }
  365. sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_SDC2);
  366. sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
  367. sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
  368. }
  369. #elif defined(CONFIG_MACH_SUN8I_R40)
  370. /* SDC2: PC6-PC15, PC24 */
  371. for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
  372. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  373. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  374. sunxi_gpio_set_drv(pin, 2);
  375. }
  376. sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_SDC2);
  377. sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
  378. sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
  379. #elif defined(CONFIG_MACH_SUN8I) || defined(CONFIG_MACH_SUN50I)
  380. /* SDC2: PC5-PC6, PC8-PC16 */
  381. for (pin = SUNXI_GPC(5); pin <= SUNXI_GPC(6); pin++) {
  382. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  383. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  384. sunxi_gpio_set_drv(pin, 2);
  385. }
  386. for (pin = SUNXI_GPC(8); pin <= SUNXI_GPC(16); pin++) {
  387. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  388. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  389. sunxi_gpio_set_drv(pin, 2);
  390. }
  391. #elif defined(CONFIG_MACH_SUN9I)
  392. /* SDC2: PC6-PC16 */
  393. for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(16); pin++) {
  394. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  395. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  396. sunxi_gpio_set_drv(pin, 2);
  397. }
  398. #endif
  399. break;
  400. case 3:
  401. pins = sunxi_name_to_gpio_bank(CONFIG_MMC3_PINS);
  402. #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) || \
  403. defined(CONFIG_MACH_SUN8I_R40)
  404. /* SDC3: PI4-PI9 */
  405. for (pin = SUNXI_GPI(4); pin <= SUNXI_GPI(9); pin++) {
  406. sunxi_gpio_set_cfgpin(pin, SUNXI_GPI_SDC3);
  407. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  408. sunxi_gpio_set_drv(pin, 2);
  409. }
  410. #elif defined(CONFIG_MACH_SUN6I)
  411. if (pins == SUNXI_GPIO_A) {
  412. /* SDC3: PA9-PA14 */
  413. for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) {
  414. sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC3);
  415. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  416. sunxi_gpio_set_drv(pin, 2);
  417. }
  418. } else {
  419. /* SDC3: PC6-PC15, PC24 */
  420. for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
  421. sunxi_gpio_set_cfgpin(pin, SUN6I_GPC_SDC3);
  422. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  423. sunxi_gpio_set_drv(pin, 2);
  424. }
  425. sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUN6I_GPC_SDC3);
  426. sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
  427. sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
  428. }
  429. #endif
  430. break;
  431. default:
  432. printf("sunxi: invalid MMC slot %d for pinmux setup\n", sdc);
  433. break;
  434. }
  435. }
  436. int board_mmc_init(bd_t *bis)
  437. {
  438. __maybe_unused struct mmc *mmc0, *mmc1;
  439. __maybe_unused char buf[512];
  440. mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT);
  441. mmc0 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT);
  442. if (!mmc0)
  443. return -1;
  444. #if CONFIG_MMC_SUNXI_SLOT_EXTRA != -1
  445. mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT_EXTRA);
  446. mmc1 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT_EXTRA);
  447. if (!mmc1)
  448. return -1;
  449. #endif
  450. return 0;
  451. }
  452. #endif
  453. #ifdef CONFIG_SPL_BUILD
  454. void sunxi_board_init(void)
  455. {
  456. int power_failed = 0;
  457. #ifdef CONFIG_SY8106A_POWER
  458. power_failed = sy8106a_set_vout1(CONFIG_SY8106A_VOUT1_VOLT);
  459. #endif
  460. #if defined CONFIG_AXP152_POWER || defined CONFIG_AXP209_POWER || \
  461. defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
  462. defined CONFIG_AXP818_POWER
  463. power_failed = axp_init();
  464. #if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
  465. defined CONFIG_AXP818_POWER
  466. power_failed |= axp_set_dcdc1(CONFIG_AXP_DCDC1_VOLT);
  467. #endif
  468. power_failed |= axp_set_dcdc2(CONFIG_AXP_DCDC2_VOLT);
  469. power_failed |= axp_set_dcdc3(CONFIG_AXP_DCDC3_VOLT);
  470. #if !defined(CONFIG_AXP209_POWER) && !defined(CONFIG_AXP818_POWER)
  471. power_failed |= axp_set_dcdc4(CONFIG_AXP_DCDC4_VOLT);
  472. #endif
  473. #if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
  474. defined CONFIG_AXP818_POWER
  475. power_failed |= axp_set_dcdc5(CONFIG_AXP_DCDC5_VOLT);
  476. #endif
  477. #if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
  478. defined CONFIG_AXP818_POWER
  479. power_failed |= axp_set_aldo1(CONFIG_AXP_ALDO1_VOLT);
  480. #endif
  481. power_failed |= axp_set_aldo2(CONFIG_AXP_ALDO2_VOLT);
  482. #if !defined(CONFIG_AXP152_POWER)
  483. power_failed |= axp_set_aldo3(CONFIG_AXP_ALDO3_VOLT);
  484. #endif
  485. #ifdef CONFIG_AXP209_POWER
  486. power_failed |= axp_set_aldo4(CONFIG_AXP_ALDO4_VOLT);
  487. #endif
  488. #if defined(CONFIG_AXP221_POWER) || defined(CONFIG_AXP809_POWER) || \
  489. defined(CONFIG_AXP818_POWER)
  490. power_failed |= axp_set_dldo(1, CONFIG_AXP_DLDO1_VOLT);
  491. power_failed |= axp_set_dldo(2, CONFIG_AXP_DLDO2_VOLT);
  492. #if !defined CONFIG_AXP809_POWER
  493. power_failed |= axp_set_dldo(3, CONFIG_AXP_DLDO3_VOLT);
  494. power_failed |= axp_set_dldo(4, CONFIG_AXP_DLDO4_VOLT);
  495. #endif
  496. power_failed |= axp_set_eldo(1, CONFIG_AXP_ELDO1_VOLT);
  497. power_failed |= axp_set_eldo(2, CONFIG_AXP_ELDO2_VOLT);
  498. power_failed |= axp_set_eldo(3, CONFIG_AXP_ELDO3_VOLT);
  499. #endif
  500. #ifdef CONFIG_AXP818_POWER
  501. power_failed |= axp_set_fldo(1, CONFIG_AXP_FLDO1_VOLT);
  502. power_failed |= axp_set_fldo(2, CONFIG_AXP_FLDO2_VOLT);
  503. power_failed |= axp_set_fldo(3, CONFIG_AXP_FLDO3_VOLT);
  504. #endif
  505. #if defined CONFIG_AXP809_POWER || defined CONFIG_AXP818_POWER
  506. power_failed |= axp_set_sw(IS_ENABLED(CONFIG_AXP_SW_ON));
  507. #endif
  508. #endif
  509. printf("DRAM:");
  510. gd->ram_size = sunxi_dram_init();
  511. printf(" %d MiB\n", (int)(gd->ram_size >> 20));
  512. if (!gd->ram_size)
  513. hang();
  514. /*
  515. * Only clock up the CPU to full speed if we are reasonably
  516. * assured it's being powered with suitable core voltage
  517. */
  518. if (!power_failed)
  519. clock_set_pll1(CONFIG_SYS_CLK_FREQ);
  520. else
  521. printf("Failed to set core voltage! Can't set CPU frequency\n");
  522. }
  523. #endif
  524. #ifdef CONFIG_USB_GADGET
  525. int g_dnl_board_usb_cable_connected(void)
  526. {
  527. return sunxi_usb_phy_vbus_detect(0);
  528. }
  529. #endif
  530. #ifdef CONFIG_SERIAL_TAG
  531. void get_board_serial(struct tag_serialnr *serialnr)
  532. {
  533. char *serial_string;
  534. unsigned long long serial;
  535. serial_string = env_get("serial#");
  536. if (serial_string) {
  537. serial = simple_strtoull(serial_string, NULL, 16);
  538. serialnr->high = (unsigned int) (serial >> 32);
  539. serialnr->low = (unsigned int) (serial & 0xffffffff);
  540. } else {
  541. serialnr->high = 0;
  542. serialnr->low = 0;
  543. }
  544. }
  545. #endif
  546. /*
  547. * Check the SPL header for the "sunxi" variant. If found: parse values
  548. * that might have been passed by the loader ("fel" utility), and update
  549. * the environment accordingly.
  550. */
  551. static void parse_spl_header(const uint32_t spl_addr)
  552. {
  553. struct boot_file_head *spl = (void *)(ulong)spl_addr;
  554. if (memcmp(spl->spl_signature, SPL_SIGNATURE, 3) != 0)
  555. return; /* signature mismatch, no usable header */
  556. uint8_t spl_header_version = spl->spl_signature[3];
  557. if (spl_header_version != SPL_HEADER_VERSION) {
  558. printf("sunxi SPL version mismatch: expected %u, got %u\n",
  559. SPL_HEADER_VERSION, spl_header_version);
  560. return;
  561. }
  562. if (!spl->fel_script_address)
  563. return;
  564. if (spl->fel_uEnv_length != 0) {
  565. /*
  566. * data is expected in uEnv.txt compatible format, so "env
  567. * import -t" the string(s) at fel_script_address right away.
  568. */
  569. himport_r(&env_htab, (char *)(uintptr_t)spl->fel_script_address,
  570. spl->fel_uEnv_length, '\n', H_NOCLEAR, 0, 0, NULL);
  571. return;
  572. }
  573. /* otherwise assume .scr format (mkimage-type script) */
  574. env_set_hex("fel_scriptaddr", spl->fel_script_address);
  575. }
  576. /*
  577. * Note this function gets called multiple times.
  578. * It must not make any changes to env variables which already exist.
  579. */
  580. static void setup_environment(const void *fdt)
  581. {
  582. char serial_string[17] = { 0 };
  583. unsigned int sid[4];
  584. uint8_t mac_addr[6];
  585. char ethaddr[16];
  586. int i, ret;
  587. ret = sunxi_get_sid(sid);
  588. if (ret == 0 && sid[0] != 0) {
  589. /*
  590. * The single words 1 - 3 of the SID have quite a few bits
  591. * which are the same on many models, so we take a crc32
  592. * of all 3 words, to get a more unique value.
  593. *
  594. * Note we only do this on newer SoCs as we cannot change
  595. * the algorithm on older SoCs since those have been using
  596. * fixed mac-addresses based on only using word 3 for a
  597. * long time and changing a fixed mac-address with an
  598. * u-boot update is not good.
  599. */
  600. #if !defined(CONFIG_MACH_SUN4I) && !defined(CONFIG_MACH_SUN5I) && \
  601. !defined(CONFIG_MACH_SUN6I) && !defined(CONFIG_MACH_SUN7I) && \
  602. !defined(CONFIG_MACH_SUN8I_A23) && !defined(CONFIG_MACH_SUN8I_A33)
  603. sid[3] = crc32(0, (unsigned char *)&sid[1], 12);
  604. #endif
  605. /* Ensure the NIC specific bytes of the mac are not all 0 */
  606. if ((sid[3] & 0xffffff) == 0)
  607. sid[3] |= 0x800000;
  608. for (i = 0; i < 4; i++) {
  609. sprintf(ethaddr, "ethernet%d", i);
  610. if (!fdt_get_alias(fdt, ethaddr))
  611. continue;
  612. if (i == 0)
  613. strcpy(ethaddr, "ethaddr");
  614. else
  615. sprintf(ethaddr, "eth%daddr", i);
  616. if (env_get(ethaddr))
  617. continue;
  618. /* Non OUI / registered MAC address */
  619. mac_addr[0] = (i << 4) | 0x02;
  620. mac_addr[1] = (sid[0] >> 0) & 0xff;
  621. mac_addr[2] = (sid[3] >> 24) & 0xff;
  622. mac_addr[3] = (sid[3] >> 16) & 0xff;
  623. mac_addr[4] = (sid[3] >> 8) & 0xff;
  624. mac_addr[5] = (sid[3] >> 0) & 0xff;
  625. eth_env_set_enetaddr(ethaddr, mac_addr);
  626. }
  627. if (!env_get("serial#")) {
  628. snprintf(serial_string, sizeof(serial_string),
  629. "%08x%08x", sid[0], sid[3]);
  630. env_set("serial#", serial_string);
  631. }
  632. }
  633. }
  634. int misc_init_r(void)
  635. {
  636. __maybe_unused int ret;
  637. uint boot;
  638. env_set("fel_booted", NULL);
  639. env_set("fel_scriptaddr", NULL);
  640. env_set("mmc_bootdev", NULL);
  641. boot = sunxi_get_boot_device();
  642. /* determine if we are running in FEL mode */
  643. if (boot == BOOT_DEVICE_BOARD) {
  644. env_set("fel_booted", "1");
  645. parse_spl_header(SPL_ADDR);
  646. /* or if we booted from MMC, and which one */
  647. } else if (boot == BOOT_DEVICE_MMC1) {
  648. env_set("mmc_bootdev", "0");
  649. } else if (boot == BOOT_DEVICE_MMC2) {
  650. env_set("mmc_bootdev", "1");
  651. }
  652. setup_environment(gd->fdt_blob);
  653. #ifndef CONFIG_MACH_SUN9I
  654. ret = sunxi_usb_phy_probe();
  655. if (ret)
  656. return ret;
  657. #endif
  658. #ifdef CONFIG_USB_ETHER
  659. usb_ether_init();
  660. #endif
  661. return 0;
  662. }
  663. int ft_board_setup(void *blob, bd_t *bd)
  664. {
  665. int __maybe_unused r;
  666. /*
  667. * Call setup_environment again in case the boot fdt has
  668. * ethernet aliases the u-boot copy does not have.
  669. */
  670. setup_environment(blob);
  671. #ifdef CONFIG_VIDEO_DT_SIMPLEFB
  672. r = sunxi_simplefb_setup(blob);
  673. if (r)
  674. return r;
  675. #endif
  676. return 0;
  677. }
  678. #ifdef CONFIG_SPL_LOAD_FIT
  679. int board_fit_config_name_match(const char *name)
  680. {
  681. struct boot_file_head *spl = (void *)(ulong)SPL_ADDR;
  682. const char *cmp_str = (void *)(ulong)SPL_ADDR;
  683. /* Check if there is a DT name stored in the SPL header and use that. */
  684. if (spl->dt_name_offset) {
  685. cmp_str += spl->dt_name_offset;
  686. } else {
  687. #ifdef CONFIG_DEFAULT_DEVICE_TREE
  688. cmp_str = CONFIG_DEFAULT_DEVICE_TREE;
  689. #else
  690. return 0;
  691. #endif
  692. };
  693. /* Differentiate the two Pine64 board DTs by their DRAM size. */
  694. if (strstr(name, "-pine64") && strstr(cmp_str, "-pine64")) {
  695. if ((gd->ram_size > 512 * 1024 * 1024))
  696. return !strstr(name, "plus");
  697. else
  698. return !!strstr(name, "plus");
  699. } else {
  700. return strcmp(name, cmp_str);
  701. }
  702. }
  703. #endif