cm_t35.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632
  1. /*
  2. * (C) Copyright 2011 - 2013 CompuLab, Ltd. <www.compulab.co.il>
  3. *
  4. * Authors: Mike Rapoport <mike@compulab.co.il>
  5. * Igor Grinberg <grinberg@compulab.co.il>
  6. *
  7. * Derived from omap3evm and Beagle Board by
  8. * Manikandan Pillai <mani.pillai@ti.com>
  9. * Richard Woodruff <r-woodruff2@ti.com>
  10. * Syed Mohammed Khasim <x0khasim@ti.com>
  11. *
  12. * SPDX-License-Identifier: GPL-2.0+
  13. */
  14. #include <common.h>
  15. #include <status_led.h>
  16. #include <netdev.h>
  17. #include <net.h>
  18. #include <i2c.h>
  19. #include <usb.h>
  20. #include <mmc.h>
  21. #include <nand.h>
  22. #include <twl4030.h>
  23. #include <bmp_layout.h>
  24. #include <linux/compiler.h>
  25. #include <asm/io.h>
  26. #include <asm/arch/mem.h>
  27. #include <asm/arch/mux.h>
  28. #include <asm/arch/mmc_host_def.h>
  29. #include <asm/arch/sys_proto.h>
  30. #include <asm/mach-types.h>
  31. #include <asm/ehci-omap.h>
  32. #include <asm/gpio.h>
  33. #include "../common/eeprom.h"
  34. DECLARE_GLOBAL_DATA_PTR;
  35. const omap3_sysinfo sysinfo = {
  36. DDR_DISCRETE,
  37. "CM-T3x board",
  38. "NAND",
  39. };
  40. static u32 gpmc_net_config[GPMC_MAX_REG] = {
  41. NET_GPMC_CONFIG1,
  42. NET_GPMC_CONFIG2,
  43. NET_GPMC_CONFIG3,
  44. NET_GPMC_CONFIG4,
  45. NET_GPMC_CONFIG5,
  46. NET_GPMC_CONFIG6,
  47. 0
  48. };
  49. static u32 gpmc_nand_config[GPMC_MAX_REG] = {
  50. M_NAND_GPMC_CONFIG1,
  51. M_NAND_GPMC_CONFIG2,
  52. M_NAND_GPMC_CONFIG3,
  53. M_NAND_GPMC_CONFIG4,
  54. M_NAND_GPMC_CONFIG5,
  55. M_NAND_GPMC_CONFIG6,
  56. 0,
  57. };
  58. #ifdef CONFIG_LCD
  59. #ifdef CONFIG_CMD_NAND
  60. static int splash_load_from_nand(u32 bmp_load_addr)
  61. {
  62. struct bmp_header *bmp_hdr;
  63. int res, splash_screen_nand_offset = 0x100000;
  64. size_t bmp_size, bmp_header_size = sizeof(struct bmp_header);
  65. if (bmp_load_addr + bmp_header_size >= gd->start_addr_sp)
  66. goto splash_address_too_high;
  67. res = nand_read_skip_bad(&nand_info[nand_curr_device],
  68. splash_screen_nand_offset, &bmp_header_size,
  69. NULL, nand_info[nand_curr_device].size,
  70. (u_char *)bmp_load_addr);
  71. if (res < 0)
  72. return res;
  73. bmp_hdr = (struct bmp_header *)bmp_load_addr;
  74. bmp_size = le32_to_cpu(bmp_hdr->file_size);
  75. if (bmp_load_addr + bmp_size >= gd->start_addr_sp)
  76. goto splash_address_too_high;
  77. return nand_read_skip_bad(&nand_info[nand_curr_device],
  78. splash_screen_nand_offset, &bmp_size,
  79. NULL, nand_info[nand_curr_device].size,
  80. (u_char *)bmp_load_addr);
  81. splash_address_too_high:
  82. printf("Error: splashimage address too high. Data overwrites U-Boot "
  83. "and/or placed beyond DRAM boundaries.\n");
  84. return -1;
  85. }
  86. #else
  87. static inline int splash_load_from_nand(void)
  88. {
  89. return -1;
  90. }
  91. #endif /* CONFIG_CMD_NAND */
  92. #ifdef CONFIG_SPL_BUILD
  93. /*
  94. * Routine: get_board_mem_timings
  95. * Description: If we use SPL then there is no x-loader nor config header
  96. * so we have to setup the DDR timings ourself on both banks.
  97. */
  98. void get_board_mem_timings(struct board_sdrc_timings *timings)
  99. {
  100. timings->mr = MICRON_V_MR_165;
  101. timings->mcfg = MICRON_V_MCFG_200(256 << 20); /* raswidth 14 needed */
  102. timings->ctrla = MICRON_V_ACTIMA_165;
  103. timings->ctrlb = MICRON_V_ACTIMB_165;
  104. timings->rfr_ctrl = SDP_3430_SDRC_RFR_CTRL_165MHz;
  105. }
  106. #endif
  107. int splash_screen_prepare(void)
  108. {
  109. char *env_splashimage_value;
  110. u32 bmp_load_addr;
  111. env_splashimage_value = getenv("splashimage");
  112. if (env_splashimage_value == NULL)
  113. return -1;
  114. bmp_load_addr = simple_strtoul(env_splashimage_value, 0, 16);
  115. if (bmp_load_addr == 0) {
  116. printf("Error: bad splashimage address specified\n");
  117. return -1;
  118. }
  119. return splash_load_from_nand(bmp_load_addr);
  120. }
  121. #endif /* CONFIG_LCD */
  122. /*
  123. * Routine: board_init
  124. * Description: hardware init.
  125. */
  126. int board_init(void)
  127. {
  128. gpmc_init(); /* in SRAM or SDRAM, finish GPMC */
  129. enable_gpmc_cs_config(gpmc_nand_config, &gpmc_cfg->cs[0],
  130. CONFIG_SYS_NAND_BASE, GPMC_SIZE_16M);
  131. /* board id for Linux */
  132. if (get_cpu_family() == CPU_OMAP34XX)
  133. gd->bd->bi_arch_number = MACH_TYPE_CM_T35;
  134. else
  135. gd->bd->bi_arch_number = MACH_TYPE_CM_T3730;
  136. /* boot param addr */
  137. gd->bd->bi_boot_params = (OMAP34XX_SDRC_CS0 + 0x100);
  138. #if defined(CONFIG_STATUS_LED) && defined(STATUS_LED_BOOT)
  139. status_led_set(STATUS_LED_BOOT, STATUS_LED_ON);
  140. #endif
  141. return 0;
  142. }
  143. static u32 cm_t3x_rev;
  144. /*
  145. * Routine: get_board_rev
  146. * Description: read system revision
  147. */
  148. u32 get_board_rev(void)
  149. {
  150. if (!cm_t3x_rev)
  151. cm_t3x_rev = cl_eeprom_get_board_rev();
  152. return cm_t3x_rev;
  153. };
  154. /*
  155. * Routine: misc_init_r
  156. * Description: display die ID
  157. */
  158. int misc_init_r(void)
  159. {
  160. u32 board_rev = get_board_rev();
  161. u32 rev_major = board_rev / 100;
  162. u32 rev_minor = board_rev - (rev_major * 100);
  163. if ((rev_minor / 10) * 10 == rev_minor)
  164. rev_minor = rev_minor / 10;
  165. printf("PCB: %u.%u\n", rev_major, rev_minor);
  166. dieid_num_r();
  167. return 0;
  168. }
  169. /*
  170. * Routine: set_muxconf_regs
  171. * Description: Setting up the configuration Mux registers specific to the
  172. * hardware. Many pins need to be moved from protect to primary
  173. * mode.
  174. */
  175. static void cm_t3x_set_common_muxconf(void)
  176. {
  177. /* SDRC */
  178. MUX_VAL(CP(SDRC_D0), (IEN | PTD | DIS | M0)); /*SDRC_D0*/
  179. MUX_VAL(CP(SDRC_D1), (IEN | PTD | DIS | M0)); /*SDRC_D1*/
  180. MUX_VAL(CP(SDRC_D2), (IEN | PTD | DIS | M0)); /*SDRC_D2*/
  181. MUX_VAL(CP(SDRC_D3), (IEN | PTD | DIS | M0)); /*SDRC_D3*/
  182. MUX_VAL(CP(SDRC_D4), (IEN | PTD | DIS | M0)); /*SDRC_D4*/
  183. MUX_VAL(CP(SDRC_D5), (IEN | PTD | DIS | M0)); /*SDRC_D5*/
  184. MUX_VAL(CP(SDRC_D6), (IEN | PTD | DIS | M0)); /*SDRC_D6*/
  185. MUX_VAL(CP(SDRC_D7), (IEN | PTD | DIS | M0)); /*SDRC_D7*/
  186. MUX_VAL(CP(SDRC_D8), (IEN | PTD | DIS | M0)); /*SDRC_D8*/
  187. MUX_VAL(CP(SDRC_D9), (IEN | PTD | DIS | M0)); /*SDRC_D9*/
  188. MUX_VAL(CP(SDRC_D10), (IEN | PTD | DIS | M0)); /*SDRC_D10*/
  189. MUX_VAL(CP(SDRC_D11), (IEN | PTD | DIS | M0)); /*SDRC_D11*/
  190. MUX_VAL(CP(SDRC_D12), (IEN | PTD | DIS | M0)); /*SDRC_D12*/
  191. MUX_VAL(CP(SDRC_D13), (IEN | PTD | DIS | M0)); /*SDRC_D13*/
  192. MUX_VAL(CP(SDRC_D14), (IEN | PTD | DIS | M0)); /*SDRC_D14*/
  193. MUX_VAL(CP(SDRC_D15), (IEN | PTD | DIS | M0)); /*SDRC_D15*/
  194. MUX_VAL(CP(SDRC_D16), (IEN | PTD | DIS | M0)); /*SDRC_D16*/
  195. MUX_VAL(CP(SDRC_D17), (IEN | PTD | DIS | M0)); /*SDRC_D17*/
  196. MUX_VAL(CP(SDRC_D18), (IEN | PTD | DIS | M0)); /*SDRC_D18*/
  197. MUX_VAL(CP(SDRC_D19), (IEN | PTD | DIS | M0)); /*SDRC_D19*/
  198. MUX_VAL(CP(SDRC_D20), (IEN | PTD | DIS | M0)); /*SDRC_D20*/
  199. MUX_VAL(CP(SDRC_D21), (IEN | PTD | DIS | M0)); /*SDRC_D21*/
  200. MUX_VAL(CP(SDRC_D22), (IEN | PTD | DIS | M0)); /*SDRC_D22*/
  201. MUX_VAL(CP(SDRC_D23), (IEN | PTD | DIS | M0)); /*SDRC_D23*/
  202. MUX_VAL(CP(SDRC_D24), (IEN | PTD | DIS | M0)); /*SDRC_D24*/
  203. MUX_VAL(CP(SDRC_D25), (IEN | PTD | DIS | M0)); /*SDRC_D25*/
  204. MUX_VAL(CP(SDRC_D26), (IEN | PTD | DIS | M0)); /*SDRC_D26*/
  205. MUX_VAL(CP(SDRC_D27), (IEN | PTD | DIS | M0)); /*SDRC_D27*/
  206. MUX_VAL(CP(SDRC_D28), (IEN | PTD | DIS | M0)); /*SDRC_D28*/
  207. MUX_VAL(CP(SDRC_D29), (IEN | PTD | DIS | M0)); /*SDRC_D29*/
  208. MUX_VAL(CP(SDRC_D30), (IEN | PTD | DIS | M0)); /*SDRC_D30*/
  209. MUX_VAL(CP(SDRC_D31), (IEN | PTD | DIS | M0)); /*SDRC_D31*/
  210. MUX_VAL(CP(SDRC_CLK), (IEN | PTD | DIS | M0)); /*SDRC_CLK*/
  211. MUX_VAL(CP(SDRC_DQS0), (IEN | PTD | DIS | M0)); /*SDRC_DQS0*/
  212. MUX_VAL(CP(SDRC_DQS1), (IEN | PTD | DIS | M0)); /*SDRC_DQS1*/
  213. MUX_VAL(CP(SDRC_DQS2), (IEN | PTD | DIS | M0)); /*SDRC_DQS2*/
  214. MUX_VAL(CP(SDRC_DQS3), (IEN | PTD | DIS | M0)); /*SDRC_DQS3*/
  215. MUX_VAL(CP(SDRC_CKE0), (IDIS | PTU | EN | M0)); /*SDRC_CKE0*/
  216. MUX_VAL(CP(SDRC_CKE1), (IDIS | PTD | DIS | M7)); /*SDRC_CKE1*/
  217. /* GPMC */
  218. MUX_VAL(CP(GPMC_A1), (IDIS | PTU | EN | M0)); /*GPMC_A1*/
  219. MUX_VAL(CP(GPMC_A2), (IDIS | PTU | EN | M0)); /*GPMC_A2*/
  220. MUX_VAL(CP(GPMC_A3), (IDIS | PTU | EN | M0)); /*GPMC_A3*/
  221. MUX_VAL(CP(GPMC_A4), (IDIS | PTU | EN | M0)); /*GPMC_A4*/
  222. MUX_VAL(CP(GPMC_A5), (IDIS | PTU | EN | M0)); /*GPMC_A5*/
  223. MUX_VAL(CP(GPMC_A6), (IDIS | PTU | EN | M0)); /*GPMC_A6*/
  224. MUX_VAL(CP(GPMC_A7), (IDIS | PTU | EN | M0)); /*GPMC_A7*/
  225. MUX_VAL(CP(GPMC_A8), (IDIS | PTU | EN | M0)); /*GPMC_A8*/
  226. MUX_VAL(CP(GPMC_A9), (IDIS | PTU | EN | M0)); /*GPMC_A9*/
  227. MUX_VAL(CP(GPMC_A10), (IDIS | PTU | EN | M0)); /*GPMC_A10*/
  228. MUX_VAL(CP(GPMC_D0), (IEN | PTU | EN | M0)); /*GPMC_D0*/
  229. MUX_VAL(CP(GPMC_D1), (IEN | PTU | EN | M0)); /*GPMC_D1*/
  230. MUX_VAL(CP(GPMC_D2), (IEN | PTU | EN | M0)); /*GPMC_D2*/
  231. MUX_VAL(CP(GPMC_D3), (IEN | PTU | EN | M0)); /*GPMC_D3*/
  232. MUX_VAL(CP(GPMC_D4), (IEN | PTU | EN | M0)); /*GPMC_D4*/
  233. MUX_VAL(CP(GPMC_D5), (IEN | PTU | EN | M0)); /*GPMC_D5*/
  234. MUX_VAL(CP(GPMC_D6), (IEN | PTU | EN | M0)); /*GPMC_D6*/
  235. MUX_VAL(CP(GPMC_D7), (IEN | PTU | EN | M0)); /*GPMC_D7*/
  236. MUX_VAL(CP(GPMC_D8), (IEN | PTU | EN | M0)); /*GPMC_D8*/
  237. MUX_VAL(CP(GPMC_D9), (IEN | PTU | EN | M0)); /*GPMC_D9*/
  238. MUX_VAL(CP(GPMC_D10), (IEN | PTU | EN | M0)); /*GPMC_D10*/
  239. MUX_VAL(CP(GPMC_D11), (IEN | PTU | EN | M0)); /*GPMC_D11*/
  240. MUX_VAL(CP(GPMC_D12), (IEN | PTU | EN | M0)); /*GPMC_D12*/
  241. MUX_VAL(CP(GPMC_D13), (IEN | PTU | EN | M0)); /*GPMC_D13*/
  242. MUX_VAL(CP(GPMC_D14), (IEN | PTU | EN | M0)); /*GPMC_D14*/
  243. MUX_VAL(CP(GPMC_D15), (IEN | PTU | EN | M0)); /*GPMC_D15*/
  244. MUX_VAL(CP(GPMC_NCS0), (IDIS | PTU | EN | M0)); /*GPMC_nCS0*/
  245. /* SB-T35 Ethernet */
  246. MUX_VAL(CP(GPMC_NCS4), (IEN | PTU | EN | M0)); /*GPMC_nCS4*/
  247. /* DVI enable */
  248. MUX_VAL(CP(GPMC_NCS3), (IDIS | PTU | DIS | M4));/*GPMC_nCS3*/
  249. /* DataImage backlight */
  250. MUX_VAL(CP(GPMC_NCS7), (IDIS | PTU | DIS | M4));/*GPIO_58*/
  251. /* CM-T3x Ethernet */
  252. MUX_VAL(CP(GPMC_NCS5), (IDIS | PTU | DIS | M0)); /*GPMC_nCS5*/
  253. MUX_VAL(CP(GPMC_CLK), (IEN | PTD | DIS | M4)); /*GPIO_59*/
  254. MUX_VAL(CP(GPMC_NADV_ALE), (IDIS | PTD | DIS | M0)); /*nADV_ALE*/
  255. MUX_VAL(CP(GPMC_NOE), (IDIS | PTD | DIS | M0)); /*nOE*/
  256. MUX_VAL(CP(GPMC_NWE), (IDIS | PTD | DIS | M0)); /*nWE*/
  257. MUX_VAL(CP(GPMC_NBE0_CLE), (IDIS | PTU | EN | M0)); /*nBE0_CLE*/
  258. MUX_VAL(CP(GPMC_NBE1), (IDIS | PTD | DIS | M4)); /*GPIO_61*/
  259. MUX_VAL(CP(GPMC_NWP), (IEN | PTD | DIS | M0)); /*nWP*/
  260. MUX_VAL(CP(GPMC_WAIT0), (IEN | PTU | EN | M0)); /*WAIT0*/
  261. /* DSS */
  262. MUX_VAL(CP(DSS_PCLK), (IDIS | PTD | DIS | M0)); /*DSS_PCLK*/
  263. MUX_VAL(CP(DSS_HSYNC), (IDIS | PTD | DIS | M0)); /*DSS_HSYNC*/
  264. MUX_VAL(CP(DSS_VSYNC), (IDIS | PTD | DIS | M0)); /*DSS_VSYNC*/
  265. MUX_VAL(CP(DSS_ACBIAS), (IDIS | PTD | DIS | M0)); /*DSS_ACBIAS*/
  266. MUX_VAL(CP(DSS_DATA6), (IDIS | PTD | DIS | M0)); /*DSS_DATA6*/
  267. MUX_VAL(CP(DSS_DATA7), (IDIS | PTD | DIS | M0)); /*DSS_DATA7*/
  268. MUX_VAL(CP(DSS_DATA8), (IDIS | PTD | DIS | M0)); /*DSS_DATA8*/
  269. MUX_VAL(CP(DSS_DATA9), (IDIS | PTD | DIS | M0)); /*DSS_DATA9*/
  270. MUX_VAL(CP(DSS_DATA10), (IDIS | PTD | DIS | M0)); /*DSS_DATA10*/
  271. MUX_VAL(CP(DSS_DATA11), (IDIS | PTD | DIS | M0)); /*DSS_DATA11*/
  272. MUX_VAL(CP(DSS_DATA12), (IDIS | PTD | DIS | M0)); /*DSS_DATA12*/
  273. MUX_VAL(CP(DSS_DATA13), (IDIS | PTD | DIS | M0)); /*DSS_DATA13*/
  274. MUX_VAL(CP(DSS_DATA14), (IDIS | PTD | DIS | M0)); /*DSS_DATA14*/
  275. MUX_VAL(CP(DSS_DATA15), (IDIS | PTD | DIS | M0)); /*DSS_DATA15*/
  276. MUX_VAL(CP(DSS_DATA16), (IDIS | PTD | DIS | M0)); /*DSS_DATA16*/
  277. MUX_VAL(CP(DSS_DATA17), (IDIS | PTD | DIS | M0)); /*DSS_DATA17*/
  278. /* serial interface */
  279. MUX_VAL(CP(UART3_RX_IRRX), (IEN | PTD | DIS | M0)); /*UART3_RX*/
  280. MUX_VAL(CP(UART3_TX_IRTX), (IDIS | PTD | DIS | M0)); /*UART3_TX*/
  281. /* mUSB */
  282. MUX_VAL(CP(HSUSB0_CLK), (IEN | PTD | DIS | M0)); /*HSUSB0_CLK*/
  283. MUX_VAL(CP(HSUSB0_STP), (IDIS | PTU | EN | M0)); /*HSUSB0_STP*/
  284. MUX_VAL(CP(HSUSB0_DIR), (IEN | PTD | DIS | M0)); /*HSUSB0_DIR*/
  285. MUX_VAL(CP(HSUSB0_NXT), (IEN | PTD | DIS | M0)); /*HSUSB0_NXT*/
  286. MUX_VAL(CP(HSUSB0_DATA0), (IEN | PTD | DIS | M0)); /*HSUSB0_DATA0*/
  287. MUX_VAL(CP(HSUSB0_DATA1), (IEN | PTD | DIS | M0)); /*HSUSB0_DATA1*/
  288. MUX_VAL(CP(HSUSB0_DATA2), (IEN | PTD | DIS | M0)); /*HSUSB0_DATA2*/
  289. MUX_VAL(CP(HSUSB0_DATA3), (IEN | PTD | DIS | M0)); /*HSUSB0_DATA3*/
  290. MUX_VAL(CP(HSUSB0_DATA4), (IEN | PTD | DIS | M0)); /*HSUSB0_DATA4*/
  291. MUX_VAL(CP(HSUSB0_DATA5), (IEN | PTD | DIS | M0)); /*HSUSB0_DATA5*/
  292. MUX_VAL(CP(HSUSB0_DATA6), (IEN | PTD | DIS | M0)); /*HSUSB0_DATA6*/
  293. MUX_VAL(CP(HSUSB0_DATA7), (IEN | PTD | DIS | M0)); /*HSUSB0_DATA7*/
  294. /* USB EHCI */
  295. MUX_VAL(CP(ETK_D0_ES2), (IEN | PTD | EN | M3)); /*HSUSB1_DT0*/
  296. MUX_VAL(CP(ETK_D1_ES2), (IEN | PTD | EN | M3)); /*HSUSB1_DT1*/
  297. MUX_VAL(CP(ETK_D2_ES2), (IEN | PTD | EN | M3)); /*HSUSB1_DT2*/
  298. MUX_VAL(CP(ETK_D7_ES2), (IEN | PTD | EN | M3)); /*HSUSB1_DT3*/
  299. MUX_VAL(CP(ETK_D4_ES2), (IEN | PTD | EN | M3)); /*HSUSB1_DT4*/
  300. MUX_VAL(CP(ETK_D5_ES2), (IEN | PTD | EN | M3)); /*HSUSB1_DT5*/
  301. MUX_VAL(CP(ETK_D6_ES2), (IEN | PTD | EN | M3)); /*HSUSB1_DT6*/
  302. MUX_VAL(CP(ETK_D3_ES2), (IEN | PTD | EN | M3)); /*HSUSB1_DT7*/
  303. MUX_VAL(CP(ETK_D8_ES2), (IEN | PTD | EN | M3)); /*HSUSB1_DIR*/
  304. MUX_VAL(CP(ETK_D9_ES2), (IEN | PTD | EN | M3)); /*HSUSB1_NXT*/
  305. MUX_VAL(CP(ETK_CTL_ES2), (IDIS | PTD | DIS | M3)); /*HSUSB1_CLK*/
  306. MUX_VAL(CP(ETK_CLK_ES2), (IDIS | PTU | DIS | M3)); /*HSUSB1_STP*/
  307. MUX_VAL(CP(ETK_D14_ES2), (IEN | PTD | EN | M3)); /*HSUSB2_DT0*/
  308. MUX_VAL(CP(ETK_D15_ES2), (IEN | PTD | EN | M3)); /*HSUSB2_DT1*/
  309. MUX_VAL(CP(MCSPI1_CS3), (IEN | PTD | EN | M3)); /*HSUSB2_DT2*/
  310. MUX_VAL(CP(MCSPI2_CS1), (IEN | PTD | EN | M3)); /*HSUSB2_DT3*/
  311. MUX_VAL(CP(MCSPI2_SIMO), (IEN | PTD | EN | M3)); /*HSUSB2_DT4*/
  312. MUX_VAL(CP(MCSPI2_SOMI), (IEN | PTD | EN | M3)); /*HSUSB2_DT5*/
  313. MUX_VAL(CP(MCSPI2_CS0), (IEN | PTD | EN | M3)); /*HSUSB2_DT6*/
  314. MUX_VAL(CP(MCSPI2_CLK), (IEN | PTD | EN | M3)); /*HSUSB2_DT7*/
  315. MUX_VAL(CP(ETK_D12_ES2), (IEN | PTD | EN | M3)); /*HSUSB2_DIR*/
  316. MUX_VAL(CP(ETK_D13_ES2), (IEN | PTD | EN | M3)); /*HSUSB2_NXT*/
  317. MUX_VAL(CP(ETK_D10_ES2), (IDIS | PTD | DIS | M3)); /*HSUSB2_CLK*/
  318. MUX_VAL(CP(ETK_D11_ES2), (IDIS | PTU | DIS | M3)); /*HSUSB2_STP*/
  319. /* SB_T35_USB_HUB_RESET_GPIO */
  320. MUX_VAL(CP(CAM_WEN), (IDIS | PTD | DIS | M4)); /*GPIO_167*/
  321. /* I2C1 */
  322. MUX_VAL(CP(I2C1_SCL), (IEN | PTU | EN | M0)); /*I2C1_SCL*/
  323. MUX_VAL(CP(I2C1_SDA), (IEN | PTU | EN | M0)); /*I2C1_SDA*/
  324. /* I2C2 */
  325. MUX_VAL(CP(I2C2_SCL), (IEN | PTU | EN | M0)); /*I2C2_SCL*/
  326. MUX_VAL(CP(I2C2_SDA), (IEN | PTU | EN | M0)); /*I2C2_SDA*/
  327. /* I2C3 */
  328. MUX_VAL(CP(I2C3_SCL), (IEN | PTU | EN | M0)); /*I2C3_SCL*/
  329. MUX_VAL(CP(I2C3_SDA), (IEN | PTU | EN | M0)); /*I2C3_SDA*/
  330. /* control and debug */
  331. MUX_VAL(CP(SYS_32K), (IEN | PTD | DIS | M0)); /*SYS_32K*/
  332. MUX_VAL(CP(SYS_CLKREQ), (IEN | PTD | DIS | M0)); /*SYS_CLKREQ*/
  333. MUX_VAL(CP(SYS_NIRQ), (IEN | PTU | EN | M0)); /*SYS_nIRQ*/
  334. MUX_VAL(CP(SYS_OFF_MODE), (IEN | PTD | DIS | M0)); /*OFF_MODE*/
  335. MUX_VAL(CP(SYS_CLKOUT1), (IEN | PTD | DIS | M0)); /*CLKOUT1*/
  336. MUX_VAL(CP(SYS_CLKOUT2), (IDIS | PTU | DIS | M4)); /*green LED*/
  337. MUX_VAL(CP(JTAG_nTRST), (IEN | PTD | DIS | M0)); /*JTAG_nTRST*/
  338. MUX_VAL(CP(JTAG_TCK), (IEN | PTD | DIS | M0)); /*JTAG_TCK*/
  339. MUX_VAL(CP(JTAG_TMS), (IEN | PTD | DIS | M0)); /*JTAG_TMS*/
  340. MUX_VAL(CP(JTAG_TDI), (IEN | PTD | DIS | M0)); /*JTAG_TDI*/
  341. /* MMC1 */
  342. MUX_VAL(CP(MMC1_CLK), (IDIS | PTU | EN | M0)); /*MMC1_CLK*/
  343. MUX_VAL(CP(MMC1_CMD), (IEN | PTU | EN | M0)); /*MMC1_CMD*/
  344. MUX_VAL(CP(MMC1_DAT0), (IEN | PTU | EN | M0)); /*MMC1_DAT0*/
  345. MUX_VAL(CP(MMC1_DAT1), (IEN | PTU | EN | M0)); /*MMC1_DAT1*/
  346. MUX_VAL(CP(MMC1_DAT2), (IEN | PTU | EN | M0)); /*MMC1_DAT2*/
  347. MUX_VAL(CP(MMC1_DAT3), (IEN | PTU | EN | M0)); /*MMC1_DAT3*/
  348. /* SPI */
  349. MUX_VAL(CP(MCBSP1_CLKR), (IEN | PTD | DIS | M1)); /*MCSPI4_CLK*/
  350. MUX_VAL(CP(MCBSP1_DX), (IEN | PTD | DIS | M1)); /*MCSPI4_SIMO*/
  351. MUX_VAL(CP(MCBSP1_DR), (IEN | PTD | DIS | M1)); /*MCSPI4_SOMI*/
  352. MUX_VAL(CP(MCBSP1_FSX), (IEN | PTU | EN | M1)); /*MCSPI4_CS0*/
  353. /* display controls */
  354. MUX_VAL(CP(MCBSP1_FSR), (IDIS | PTU | DIS | M4)); /*GPIO_157*/
  355. }
  356. static void cm_t35_set_muxconf(void)
  357. {
  358. /* DSS */
  359. MUX_VAL(CP(DSS_DATA0), (IDIS | PTD | DIS | M0)); /*DSS_DATA0*/
  360. MUX_VAL(CP(DSS_DATA1), (IDIS | PTD | DIS | M0)); /*DSS_DATA1*/
  361. MUX_VAL(CP(DSS_DATA2), (IDIS | PTD | DIS | M0)); /*DSS_DATA2*/
  362. MUX_VAL(CP(DSS_DATA3), (IDIS | PTD | DIS | M0)); /*DSS_DATA3*/
  363. MUX_VAL(CP(DSS_DATA4), (IDIS | PTD | DIS | M0)); /*DSS_DATA4*/
  364. MUX_VAL(CP(DSS_DATA5), (IDIS | PTD | DIS | M0)); /*DSS_DATA5*/
  365. MUX_VAL(CP(DSS_DATA18), (IDIS | PTD | DIS | M0)); /*DSS_DATA18*/
  366. MUX_VAL(CP(DSS_DATA19), (IDIS | PTD | DIS | M0)); /*DSS_DATA19*/
  367. MUX_VAL(CP(DSS_DATA20), (IDIS | PTD | DIS | M0)); /*DSS_DATA20*/
  368. MUX_VAL(CP(DSS_DATA21), (IDIS | PTD | DIS | M0)); /*DSS_DATA21*/
  369. MUX_VAL(CP(DSS_DATA22), (IDIS | PTD | DIS | M0)); /*DSS_DATA22*/
  370. MUX_VAL(CP(DSS_DATA23), (IDIS | PTD | DIS | M0)); /*DSS_DATA23*/
  371. /* MMC1 */
  372. MUX_VAL(CP(MMC1_DAT4), (IEN | PTU | EN | M0)); /*MMC1_DAT4*/
  373. MUX_VAL(CP(MMC1_DAT5), (IEN | PTU | EN | M0)); /*MMC1_DAT5*/
  374. MUX_VAL(CP(MMC1_DAT6), (IEN | PTU | EN | M0)); /*MMC1_DAT6*/
  375. MUX_VAL(CP(MMC1_DAT7), (IEN | PTU | EN | M0)); /*MMC1_DAT7*/
  376. }
  377. static void cm_t3730_set_muxconf(void)
  378. {
  379. /* DSS */
  380. MUX_VAL(CP(DSS_DATA18), (IDIS | PTD | DIS | M3)); /*DSS_DATA0*/
  381. MUX_VAL(CP(DSS_DATA19), (IDIS | PTD | DIS | M3)); /*DSS_DATA1*/
  382. MUX_VAL(CP(DSS_DATA20), (IDIS | PTD | DIS | M3)); /*DSS_DATA2*/
  383. MUX_VAL(CP(DSS_DATA21), (IDIS | PTD | DIS | M3)); /*DSS_DATA3*/
  384. MUX_VAL(CP(DSS_DATA22), (IDIS | PTD | DIS | M3)); /*DSS_DATA4*/
  385. MUX_VAL(CP(DSS_DATA23), (IDIS | PTD | DIS | M3)); /*DSS_DATA5*/
  386. MUX_VAL(CP(SYS_BOOT0), (IDIS | PTD | DIS | M3)); /*DSS_DATA18*/
  387. MUX_VAL(CP(SYS_BOOT1), (IDIS | PTD | DIS | M3)); /*DSS_DATA19*/
  388. MUX_VAL(CP(SYS_BOOT3), (IDIS | PTD | DIS | M3)); /*DSS_DATA20*/
  389. MUX_VAL(CP(SYS_BOOT4), (IDIS | PTD | DIS | M3)); /*DSS_DATA21*/
  390. MUX_VAL(CP(SYS_BOOT5), (IDIS | PTD | DIS | M3)); /*DSS_DATA22*/
  391. MUX_VAL(CP(SYS_BOOT6), (IDIS | PTD | DIS | M3)); /*DSS_DATA23*/
  392. }
  393. void set_muxconf_regs(void)
  394. {
  395. cm_t3x_set_common_muxconf();
  396. if (get_cpu_family() == CPU_OMAP34XX)
  397. cm_t35_set_muxconf();
  398. else
  399. cm_t3730_set_muxconf();
  400. }
  401. #if defined(CONFIG_GENERIC_MMC) && !defined(CONFIG_SPL_BUILD)
  402. #define SB_T35_WP_GPIO 59
  403. int board_mmc_getcd(struct mmc *mmc)
  404. {
  405. u8 val;
  406. if (twl4030_i2c_read_u8(TWL4030_CHIP_GPIO, TWL4030_BASEADD_GPIO, &val))
  407. return -1;
  408. return !(val & 1);
  409. }
  410. int board_mmc_init(bd_t *bis)
  411. {
  412. return omap_mmc_init(0, 0, 0, -1, SB_T35_WP_GPIO);
  413. }
  414. #endif
  415. /*
  416. * Routine: setup_net_chip_gmpc
  417. * Description: Setting up the configuration GPMC registers specific to the
  418. * Ethernet hardware.
  419. */
  420. static void setup_net_chip_gmpc(void)
  421. {
  422. struct ctrl *ctrl_base = (struct ctrl *)OMAP34XX_CTRL_BASE;
  423. enable_gpmc_cs_config(gpmc_net_config, &gpmc_cfg->cs[5],
  424. CM_T3X_SMC911X_BASE, GPMC_SIZE_16M);
  425. enable_gpmc_cs_config(gpmc_net_config, &gpmc_cfg->cs[4],
  426. SB_T35_SMC911X_BASE, GPMC_SIZE_16M);
  427. /* Enable off mode for NWE in PADCONF_GPMC_NWE register */
  428. writew(readw(&ctrl_base->gpmc_nwe) | 0x0E00, &ctrl_base->gpmc_nwe);
  429. /* Enable off mode for NOE in PADCONF_GPMC_NADV_ALE register */
  430. writew(readw(&ctrl_base->gpmc_noe) | 0x0E00, &ctrl_base->gpmc_noe);
  431. /* Enable off mode for ALE in PADCONF_GPMC_NADV_ALE register */
  432. writew(readw(&ctrl_base->gpmc_nadv_ale) | 0x0E00,
  433. &ctrl_base->gpmc_nadv_ale);
  434. }
  435. #ifdef CONFIG_SYS_I2C_OMAP34XX
  436. /*
  437. * Routine: reset_net_chip
  438. * Description: reset the Ethernet controller via TPS65930 GPIO
  439. */
  440. static void reset_net_chip(void)
  441. {
  442. /* Set GPIO1 of TPS65930 as output */
  443. twl4030_i2c_write_u8(TWL4030_CHIP_GPIO, TWL4030_BASEADD_GPIO + 0x03,
  444. 0x02);
  445. /* Send a pulse on the GPIO pin */
  446. twl4030_i2c_write_u8(TWL4030_CHIP_GPIO, TWL4030_BASEADD_GPIO + 0x0C,
  447. 0x02);
  448. udelay(1);
  449. twl4030_i2c_write_u8(TWL4030_CHIP_GPIO, TWL4030_BASEADD_GPIO + 0x09,
  450. 0x02);
  451. mdelay(40);
  452. twl4030_i2c_write_u8(TWL4030_CHIP_GPIO, TWL4030_BASEADD_GPIO + 0x0C,
  453. 0x02);
  454. mdelay(1);
  455. }
  456. #else
  457. static inline void reset_net_chip(void) {}
  458. #endif
  459. #ifdef CONFIG_SMC911X
  460. /*
  461. * Routine: handle_mac_address
  462. * Description: prepare MAC address for on-board Ethernet.
  463. */
  464. static int handle_mac_address(void)
  465. {
  466. unsigned char enetaddr[6];
  467. int rc;
  468. rc = eth_getenv_enetaddr("ethaddr", enetaddr);
  469. if (rc)
  470. return 0;
  471. rc = cl_eeprom_read_mac_addr(enetaddr);
  472. if (rc)
  473. return rc;
  474. if (!is_valid_ether_addr(enetaddr))
  475. return -1;
  476. return eth_setenv_enetaddr("ethaddr", enetaddr);
  477. }
  478. /*
  479. * Routine: board_eth_init
  480. * Description: initialize module and base-board Ethernet chips
  481. */
  482. int board_eth_init(bd_t *bis)
  483. {
  484. int rc = 0, rc1 = 0;
  485. setup_net_chip_gmpc();
  486. reset_net_chip();
  487. rc1 = handle_mac_address();
  488. if (rc1)
  489. printf("No MAC address found! ");
  490. rc1 = smc911x_initialize(0, CM_T3X_SMC911X_BASE);
  491. if (rc1 > 0)
  492. rc++;
  493. rc1 = smc911x_initialize(1, SB_T35_SMC911X_BASE);
  494. if (rc1 > 0)
  495. rc++;
  496. return rc;
  497. }
  498. #endif
  499. void __weak get_board_serial(struct tag_serialnr *serialnr)
  500. {
  501. /*
  502. * This corresponds to what happens when we can communicate with the
  503. * eeprom but don't get a valid board serial value.
  504. */
  505. serialnr->low = 0;
  506. serialnr->high = 0;
  507. };
  508. #ifdef CONFIG_USB_EHCI_OMAP
  509. struct omap_usbhs_board_data usbhs_bdata = {
  510. .port_mode[0] = OMAP_EHCI_PORT_MODE_PHY,
  511. .port_mode[1] = OMAP_EHCI_PORT_MODE_PHY,
  512. .port_mode[2] = OMAP_USBHS_PORT_MODE_UNUSED,
  513. };
  514. #define SB_T35_USB_HUB_RESET_GPIO 167
  515. int ehci_hcd_init(int index, enum usb_init_type init,
  516. struct ehci_hccr **hccr, struct ehci_hcor **hcor)
  517. {
  518. u8 val;
  519. int offset;
  520. if (gpio_request(SB_T35_USB_HUB_RESET_GPIO, "SB-T35 usb hub reset")) {
  521. printf("Error: can't obtain GPIO %d for SB-T35 usb hub reset",
  522. SB_T35_USB_HUB_RESET_GPIO);
  523. return -1;
  524. }
  525. gpio_direction_output(SB_T35_USB_HUB_RESET_GPIO, 0);
  526. udelay(10);
  527. gpio_set_value(SB_T35_USB_HUB_RESET_GPIO, 1);
  528. udelay(1000);
  529. offset = TWL4030_BASEADD_GPIO + TWL4030_GPIO_GPIODATADIR1;
  530. twl4030_i2c_read_u8(TWL4030_CHIP_GPIO, offset, &val);
  531. /* Set GPIO6 and GPIO7 of TPS65930 as output */
  532. val |= 0xC0;
  533. twl4030_i2c_write_u8(TWL4030_CHIP_GPIO, offset, val);
  534. offset = TWL4030_BASEADD_GPIO + TWL4030_GPIO_SETGPIODATAOUT1;
  535. /* Take both PHYs out of reset */
  536. twl4030_i2c_write_u8(TWL4030_CHIP_GPIO, offset, 0xC0);
  537. udelay(1);
  538. return omap_ehci_hcd_init(index, &usbhs_bdata, hccr, hcor);
  539. }
  540. int ehci_hcd_stop(void)
  541. {
  542. return omap_ehci_hcd_stop();
  543. }
  544. #endif /* CONFIG_USB_EHCI_OMAP */