p1_p2_rdb_pc.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507
  1. /*
  2. * Copyright 2010-2011, 2013 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <command.h>
  8. #include <hwconfig.h>
  9. #include <pci.h>
  10. #include <i2c.h>
  11. #include <asm/processor.h>
  12. #include <asm/mmu.h>
  13. #include <asm/cache.h>
  14. #include <asm/immap_85xx.h>
  15. #include <asm/fsl_pci.h>
  16. #include <fsl_ddr_sdram.h>
  17. #include <asm/io.h>
  18. #include <asm/fsl_law.h>
  19. #include <asm/fsl_lbc.h>
  20. #include <asm/mp.h>
  21. #include <miiphy.h>
  22. #include <libfdt.h>
  23. #include <fdt_support.h>
  24. #include <fsl_mdio.h>
  25. #include <tsec.h>
  26. #include <vsc7385.h>
  27. #include <ioports.h>
  28. #include <asm/fsl_serdes.h>
  29. #include <netdev.h>
  30. #ifdef CONFIG_QE
  31. #define GPIO_GETH_SW_PORT 1
  32. #define GPIO_GETH_SW_PIN 29
  33. #define GPIO_GETH_SW_DATA (1 << (31 - GPIO_GETH_SW_PIN))
  34. #define GPIO_SLIC_PORT 1
  35. #define GPIO_SLIC_PIN 30
  36. #define GPIO_SLIC_DATA (1 << (31 - GPIO_SLIC_PIN))
  37. #if defined(CONFIG_TARGET_P1021RDB) && !defined(CONFIG_SYS_RAMBOOT)
  38. #define GPIO_DDR_RST_PORT 1
  39. #define GPIO_DDR_RST_PIN 8
  40. #define GPIO_DDR_RST_DATA (1 << (31 - GPIO_DDR_RST_PIN))
  41. #define GPIO_2BIT_MASK (0x3 << (32 - (GPIO_DDR_RST_PIN + 1) * 2))
  42. #endif
  43. #if defined(CONFIG_TARGET_P1025RDB) || defined(CONFIG_TARGET_P1021RDB)
  44. #define PCA_IOPORT_I2C_ADDR 0x23
  45. #define PCA_IOPORT_OUTPUT_CMD 0x2
  46. #define PCA_IOPORT_CFG_CMD 0x6
  47. #define PCA_IOPORT_QE_PIN_ENABLE 0xf8
  48. #define PCA_IOPORT_QE_TDM_ENABLE 0xf6
  49. #endif
  50. const qe_iop_conf_t qe_iop_conf_tab[] = {
  51. /* GPIO */
  52. {1, 1, 2, 0, 0}, /* GPIO7/PB1 - LOAD_DEFAULT_N */
  53. #if defined(CONFIG_TARGET_P1021RDB) && !defined(CONFIG_SYS_RAMBOOT)
  54. {1, 8, 1, 1, 0}, /* GPIO10/PB8 - DDR_RST */
  55. #endif
  56. {0, 15, 1, 0, 0}, /* GPIO11/A15 - WDI */
  57. {GPIO_GETH_SW_PORT, GPIO_GETH_SW_PIN, 1, 0, 0}, /* RST_GETH_SW_N */
  58. {GPIO_SLIC_PORT, GPIO_SLIC_PIN, 1, 0, 0}, /* RST_SLIC_N */
  59. #ifdef CONFIG_TARGET_P1025RDB
  60. /* QE_MUX_MDC */
  61. {1, 19, 1, 0, 1}, /* QE_MUX_MDC */
  62. /* QE_MUX_MDIO */
  63. {1, 20, 3, 0, 1}, /* QE_MUX_MDIO */
  64. /* UCC_1_MII */
  65. {0, 23, 2, 0, 2}, /* CLK12 */
  66. {0, 24, 2, 0, 1}, /* CLK9 */
  67. {0, 7, 1, 0, 2}, /* ENET1_TXD0_SER1_TXD0 */
  68. {0, 9, 1, 0, 2}, /* ENET1_TXD1_SER1_TXD1 */
  69. {0, 11, 1, 0, 2}, /* ENET1_TXD2_SER1_TXD2 */
  70. {0, 12, 1, 0, 2}, /* ENET1_TXD3_SER1_TXD3 */
  71. {0, 6, 2, 0, 2}, /* ENET1_RXD0_SER1_RXD0 */
  72. {0, 10, 2, 0, 2}, /* ENET1_RXD1_SER1_RXD1 */
  73. {0, 14, 2, 0, 2}, /* ENET1_RXD2_SER1_RXD2 */
  74. {0, 15, 2, 0, 2}, /* ENET1_RXD3_SER1_RXD3 */
  75. {0, 5, 1, 0, 2}, /* ENET1_TX_EN_SER1_RTS_B */
  76. {0, 13, 1, 0, 2}, /* ENET1_TX_ER */
  77. {0, 4, 2, 0, 2}, /* ENET1_RX_DV_SER1_CTS_B */
  78. {0, 8, 2, 0, 2}, /* ENET1_RX_ER_SER1_CD_B */
  79. {0, 17, 2, 0, 2}, /* ENET1_CRS */
  80. {0, 16, 2, 0, 2}, /* ENET1_COL */
  81. /* UCC_5_RMII */
  82. {1, 11, 2, 0, 1}, /* CLK13 */
  83. {1, 7, 1, 0, 2}, /* ENET5_TXD0_SER5_TXD0 */
  84. {1, 10, 1, 0, 2}, /* ENET5_TXD1_SER5_TXD1 */
  85. {1, 6, 2, 0, 2}, /* ENET5_RXD0_SER5_RXD0 */
  86. {1, 9, 2, 0, 2}, /* ENET5_RXD1_SER5_RXD1 */
  87. {1, 5, 1, 0, 2}, /* ENET5_TX_EN_SER5_RTS_B */
  88. {1, 4, 2, 0, 2}, /* ENET5_RX_DV_SER5_CTS_B */
  89. {1, 8, 2, 0, 2}, /* ENET5_RX_ER_SER5_CD_B */
  90. #endif
  91. {0, 0, 0, 0, QE_IOP_TAB_END} /* END of table */
  92. };
  93. #endif
  94. struct cpld_data {
  95. u8 cpld_rev_major;
  96. u8 pcba_rev;
  97. u8 wd_cfg;
  98. u8 rst_bps_sw;
  99. u8 load_default_n;
  100. u8 rst_bps_wd;
  101. u8 bypass_enable;
  102. u8 bps_led;
  103. u8 status_led; /* offset: 0x8 */
  104. u8 fxo_led; /* offset: 0x9 */
  105. u8 fxs_led; /* offset: 0xa */
  106. u8 rev4[2];
  107. u8 system_rst; /* offset: 0xd */
  108. u8 bps_out;
  109. u8 rev5[3];
  110. u8 cpld_rev_minor;
  111. };
  112. #define CPLD_WD_CFG 0x03
  113. #define CPLD_RST_BSW 0x00
  114. #define CPLD_RST_BWD 0x00
  115. #define CPLD_BYPASS_EN 0x03
  116. #define CPLD_STATUS_LED 0x01
  117. #define CPLD_FXO_LED 0x01
  118. #define CPLD_FXS_LED 0x0F
  119. #define CPLD_SYS_RST 0x00
  120. void board_cpld_init(void)
  121. {
  122. struct cpld_data *cpld_data = (void *)(CONFIG_SYS_CPLD_BASE);
  123. out_8(&cpld_data->wd_cfg, CPLD_WD_CFG);
  124. out_8(&cpld_data->status_led, CPLD_STATUS_LED);
  125. out_8(&cpld_data->fxo_led, CPLD_FXO_LED);
  126. out_8(&cpld_data->fxs_led, CPLD_FXS_LED);
  127. out_8(&cpld_data->system_rst, CPLD_SYS_RST);
  128. }
  129. void board_gpio_init(void)
  130. {
  131. #ifdef CONFIG_QE
  132. ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  133. par_io_t *par_io = (par_io_t *) &(gur->qe_par_io);
  134. #if defined(CONFIG_TARGET_P1021RDB) && !defined(CONFIG_SYS_RAMBOOT)
  135. /* reset DDR3 */
  136. setbits_be32(&par_io[GPIO_DDR_RST_PORT].cpdat, GPIO_DDR_RST_DATA);
  137. udelay(1000);
  138. clrbits_be32(&par_io[GPIO_DDR_RST_PORT].cpdat, GPIO_DDR_RST_DATA);
  139. udelay(1000);
  140. setbits_be32(&par_io[GPIO_DDR_RST_PORT].cpdat, GPIO_DDR_RST_DATA);
  141. /* disable CE_PB8 */
  142. clrbits_be32(&par_io[GPIO_DDR_RST_PORT].cpdir1, GPIO_2BIT_MASK);
  143. #endif
  144. /* Enable VSC7385 switch */
  145. setbits_be32(&par_io[GPIO_GETH_SW_PORT].cpdat, GPIO_GETH_SW_DATA);
  146. /* Enable SLIC */
  147. setbits_be32(&par_io[GPIO_SLIC_PORT].cpdat, GPIO_SLIC_DATA);
  148. #else
  149. ccsr_gpio_t *pgpio = (void *)(CONFIG_SYS_MPC85xx_GPIO_ADDR);
  150. /*
  151. * GPIO10 DDR Reset, open drain
  152. * GPIO7 LOAD_DEFAULT_N Input
  153. * GPIO11 WDI (watchdog input)
  154. * GPIO12 Ethernet Switch Reset
  155. * GPIO13 SLIC Reset
  156. */
  157. setbits_be32(&pgpio->gpdir, 0x02130000);
  158. #if !defined(CONFIG_SYS_RAMBOOT) && !defined(CONFIG_SPL)
  159. /* init DDR3 reset signal */
  160. setbits_be32(&pgpio->gpdir, 0x00200000);
  161. setbits_be32(&pgpio->gpodr, 0x00200000);
  162. clrbits_be32(&pgpio->gpdat, 0x00200000);
  163. udelay(1000);
  164. setbits_be32(&pgpio->gpdat, 0x00200000);
  165. udelay(1000);
  166. clrbits_be32(&pgpio->gpdir, 0x00200000);
  167. #endif
  168. #ifdef CONFIG_VSC7385_ENET
  169. /* reset VSC7385 Switch */
  170. setbits_be32(&pgpio->gpdir, 0x00080000);
  171. setbits_be32(&pgpio->gpdat, 0x00080000);
  172. #endif
  173. #ifdef CONFIG_SLIC
  174. /* reset SLIC */
  175. setbits_be32(&pgpio->gpdir, 0x00040000);
  176. setbits_be32(&pgpio->gpdat, 0x00040000);
  177. #endif
  178. #endif
  179. }
  180. int board_early_init_f(void)
  181. {
  182. ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  183. setbits_be32(&gur->pmuxcr,
  184. (MPC85xx_PMUXCR_SDHC_CD | MPC85xx_PMUXCR_SDHC_WP));
  185. clrbits_be32(&gur->sdhcdcr, SDHCDCR_CD_INV);
  186. clrbits_be32(&gur->pmuxcr, MPC85xx_PMUXCR_SD_DATA);
  187. setbits_be32(&gur->pmuxcr, MPC85xx_PMUXCR_TDM_ENA);
  188. board_gpio_init();
  189. board_cpld_init();
  190. return 0;
  191. }
  192. int checkboard(void)
  193. {
  194. struct cpld_data *cpld_data = (void *)(CONFIG_SYS_CPLD_BASE);
  195. ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  196. u8 in, out, io_config, val;
  197. printf("Board: %s CPLD: V%d.%d PCBA: V%d.0\n", CONFIG_BOARDNAME,
  198. in_8(&cpld_data->cpld_rev_major) & 0x0F,
  199. in_8(&cpld_data->cpld_rev_minor) & 0x0F,
  200. in_8(&cpld_data->pcba_rev) & 0x0F);
  201. /* Initialize i2c early for rom_loc and flash bank information */
  202. i2c_set_bus_num(CONFIG_SYS_SPD_BUS_NUM);
  203. if (i2c_read(CONFIG_SYS_I2C_PCA9557_ADDR, 0, 1, &in, 1) < 0 ||
  204. i2c_read(CONFIG_SYS_I2C_PCA9557_ADDR, 1, 1, &out, 1) < 0 ||
  205. i2c_read(CONFIG_SYS_I2C_PCA9557_ADDR, 3, 1, &io_config, 1) < 0) {
  206. printf("Error reading i2c boot information!\n");
  207. return 0; /* Don't want to hang() on this error */
  208. }
  209. val = (in & io_config) | (out & (~io_config));
  210. puts("rom_loc: ");
  211. if ((val & (~__SW_BOOT_MASK)) == __SW_BOOT_SD) {
  212. puts("sd");
  213. #ifdef __SW_BOOT_SPI
  214. } else if ((val & (~__SW_BOOT_MASK)) == __SW_BOOT_SPI) {
  215. puts("spi");
  216. #endif
  217. #ifdef __SW_BOOT_NAND
  218. } else if ((val & (~__SW_BOOT_MASK)) == __SW_BOOT_NAND) {
  219. puts("nand");
  220. #endif
  221. #ifdef __SW_BOOT_PCIE
  222. } else if ((val & (~__SW_BOOT_MASK)) == __SW_BOOT_PCIE) {
  223. puts("pcie");
  224. #endif
  225. } else {
  226. if (val & 0x2)
  227. puts("nor lower bank");
  228. else
  229. puts("nor upper bank");
  230. }
  231. puts("\n");
  232. if (val & 0x1) {
  233. setbits_be32(&gur->pmuxcr, MPC85xx_PMUXCR_SD_DATA);
  234. puts("SD/MMC : 8-bit Mode\n");
  235. puts("eSPI : Disabled\n");
  236. } else {
  237. puts("SD/MMC : 4-bit Mode\n");
  238. puts("eSPI : Enabled\n");
  239. }
  240. return 0;
  241. }
  242. #ifdef CONFIG_PCI
  243. void pci_init_board(void)
  244. {
  245. fsl_pcie_init_board(0);
  246. }
  247. #endif
  248. int board_early_init_r(void)
  249. {
  250. const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
  251. int flash_esel = find_tlb_idx((void *)flashbase, 1);
  252. /*
  253. * Remap Boot flash region to caching-inhibited
  254. * so that flash can be erased properly.
  255. */
  256. /* Flush d-cache and invalidate i-cache of any FLASH data */
  257. flush_dcache();
  258. invalidate_icache();
  259. if (flash_esel == -1) {
  260. /* very unlikely unless something is messed up */
  261. puts("Error: Could not find TLB for FLASH BASE\n");
  262. flash_esel = 2; /* give our best effort to continue */
  263. } else {
  264. /* invalidate existing TLB entry for flash */
  265. disable_tlb(flash_esel);
  266. }
  267. set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS, /* tlb, epn, rpn */
  268. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,/* perms, wimge */
  269. 0, flash_esel, BOOKE_PAGESZ_64M, 1);/* ts, esel, tsize, iprot */
  270. return 0;
  271. }
  272. int board_eth_init(bd_t *bis)
  273. {
  274. struct fsl_pq_mdio_info mdio_info;
  275. struct tsec_info_struct tsec_info[4];
  276. ccsr_gur_t *gur __attribute__((unused)) =
  277. (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  278. int num = 0;
  279. #ifdef CONFIG_VSC7385_ENET
  280. char *tmp;
  281. unsigned int vscfw_addr;
  282. #endif
  283. #ifdef CONFIG_TSEC1
  284. SET_STD_TSEC_INFO(tsec_info[num], 1);
  285. num++;
  286. #endif
  287. #ifdef CONFIG_TSEC2
  288. SET_STD_TSEC_INFO(tsec_info[num], 2);
  289. if (is_serdes_configured(SGMII_TSEC2)) {
  290. printf("eTSEC2 is in sgmii mode.\n");
  291. tsec_info[num].flags |= TSEC_SGMII;
  292. }
  293. num++;
  294. #endif
  295. #ifdef CONFIG_TSEC3
  296. SET_STD_TSEC_INFO(tsec_info[num], 3);
  297. num++;
  298. #endif
  299. if (!num) {
  300. printf("No TSECs initialized\n");
  301. return 0;
  302. }
  303. #ifdef CONFIG_VSC7385_ENET
  304. /* If a VSC7385 microcode image is present, then upload it. */
  305. tmp = env_get("vscfw_addr");
  306. if (tmp) {
  307. vscfw_addr = simple_strtoul(tmp, NULL, 16);
  308. printf("uploading VSC7385 microcode from %x\n", vscfw_addr);
  309. if (vsc7385_upload_firmware((void *) vscfw_addr,
  310. CONFIG_VSC7385_IMAGE_SIZE))
  311. puts("Failure uploading VSC7385 microcode.\n");
  312. } else
  313. puts("No address specified for VSC7385 microcode.\n");
  314. #endif
  315. mdio_info.regs = TSEC_GET_MDIO_REGS_BASE(1);
  316. mdio_info.name = DEFAULT_MII_NAME;
  317. fsl_pq_mdio_init(bis, &mdio_info);
  318. tsec_eth_init(bis, tsec_info, num);
  319. #if defined(CONFIG_UEC_ETH)
  320. /* QE0 and QE3 need to be exposed for UCC1 and UCC5 Eth mode */
  321. setbits_be32(&gur->pmuxcr, MPC85xx_PMUXCR_QE0);
  322. setbits_be32(&gur->pmuxcr, MPC85xx_PMUXCR_QE3);
  323. uec_standard_init(bis);
  324. #endif
  325. return pci_eth_init(bis);
  326. }
  327. #if defined(CONFIG_QE) && \
  328. (defined(CONFIG_TARGET_P1025RDB) || defined(CONFIG_TARGET_P1021RDB))
  329. static void fdt_board_fixup_qe_pins(void *blob)
  330. {
  331. unsigned int oldbus;
  332. u8 val8;
  333. int node;
  334. fsl_lbc_t *lbc = LBC_BASE_ADDR;
  335. if (hwconfig("qe")) {
  336. /* For QE and eLBC pins multiplexing,
  337. * there is a PCA9555 device on P1025RDB.
  338. * It control the multiplex pins' functions,
  339. * and setting the PCA9555 can switch the
  340. * function between QE and eLBC.
  341. */
  342. oldbus = i2c_get_bus_num();
  343. i2c_set_bus_num(0);
  344. if (hwconfig("tdm"))
  345. val8 = PCA_IOPORT_QE_TDM_ENABLE;
  346. else
  347. val8 = PCA_IOPORT_QE_PIN_ENABLE;
  348. i2c_write(PCA_IOPORT_I2C_ADDR, PCA_IOPORT_CFG_CMD,
  349. 1, &val8, 1);
  350. i2c_write(PCA_IOPORT_I2C_ADDR, PCA_IOPORT_OUTPUT_CMD,
  351. 1, &val8, 1);
  352. i2c_set_bus_num(oldbus);
  353. /* if run QE TDM, Set ABSWP to implement
  354. * conversion of addresses in the eLBC.
  355. */
  356. if (hwconfig("tdm")) {
  357. set_lbc_or(2, CONFIG_PMC_OR_PRELIM);
  358. set_lbc_br(2, CONFIG_PMC_BR_PRELIM);
  359. setbits_be32(&lbc->lbcr, CONFIG_SYS_LBC_LBCR);
  360. }
  361. } else {
  362. node = fdt_path_offset(blob, "/qe");
  363. if (node >= 0)
  364. fdt_del_node(blob, node);
  365. }
  366. return;
  367. }
  368. #endif
  369. #ifdef CONFIG_OF_BOARD_SETUP
  370. int ft_board_setup(void *blob, bd_t *bd)
  371. {
  372. phys_addr_t base;
  373. phys_size_t size;
  374. #if defined(CONFIG_TARGET_P1020RDB_PD) || defined(CONFIG_TARGET_P1020RDB_PC)
  375. const char *soc_usb_compat = "fsl-usb2-dr";
  376. int usb_err, usb1_off, usb2_off;
  377. #endif
  378. #if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
  379. int err;
  380. #endif
  381. ft_cpu_setup(blob, bd);
  382. base = getenv_bootm_low();
  383. size = getenv_bootm_size();
  384. fdt_fixup_memory(blob, (u64)base, (u64)size);
  385. FT_FSL_PCI_SETUP;
  386. #ifdef CONFIG_QE
  387. do_fixup_by_compat(blob, "fsl,qe", "status", "okay",
  388. sizeof("okay"), 0);
  389. #if defined(CONFIG_TARGET_P1025RDB) || defined(CONFIG_TARGET_P1021RDB)
  390. fdt_board_fixup_qe_pins(blob);
  391. #endif
  392. #endif
  393. #if defined(CONFIG_HAS_FSL_DR_USB)
  394. fsl_fdt_fixup_dr_usb(blob, bd);
  395. #endif
  396. #if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
  397. /* Delete eLBC node as it is muxed with USB2 controller */
  398. if (hwconfig("usb2")) {
  399. const char *soc_elbc_compat = "fsl,p1020-elbc";
  400. int off = fdt_node_offset_by_compatible(blob, -1,
  401. soc_elbc_compat);
  402. if (off < 0) {
  403. printf("WARNING: could not find compatible node %s\n",
  404. soc_elbc_compat);
  405. return off;
  406. }
  407. err = fdt_del_node(blob, off);
  408. if (err < 0) {
  409. printf("WARNING: could not remove %s\n",
  410. soc_elbc_compat);
  411. return err;
  412. }
  413. return 0;
  414. }
  415. #endif
  416. #if defined(CONFIG_TARGET_P1020RDB_PD) || defined(CONFIG_TARGET_P1020RDB_PC)
  417. /* Delete USB2 node as it is muxed with eLBC */
  418. usb1_off = fdt_node_offset_by_compatible(blob, -1,
  419. soc_usb_compat);
  420. if (usb1_off < 0) {
  421. printf("WARNING: could not find compatible node %s\n",
  422. soc_usb_compat);
  423. return usb1_off;
  424. }
  425. usb2_off = fdt_node_offset_by_compatible(blob, usb1_off,
  426. soc_usb_compat);
  427. if (usb2_off < 0) {
  428. printf("WARNING: could not find compatible node %s\n",
  429. soc_usb_compat);
  430. return usb2_off;
  431. }
  432. usb_err = fdt_del_node(blob, usb2_off);
  433. if (usb_err < 0) {
  434. printf("WARNING: could not remove %s\n", soc_usb_compat);
  435. return usb_err;
  436. }
  437. #endif
  438. return 0;
  439. }
  440. #endif