speed.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715
  1. /*
  2. * Copyright 2004, 2007-2011 Freescale Semiconductor, Inc.
  3. *
  4. * (C) Copyright 2003 Motorola Inc.
  5. * Xianghua Xiao, (X.Xiao@motorola.com)
  6. *
  7. * (C) Copyright 2000
  8. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  9. *
  10. * SPDX-License-Identifier: GPL-2.0+
  11. */
  12. #include <common.h>
  13. #include <ppc_asm.tmpl>
  14. #include <linux/compiler.h>
  15. #include <asm/processor.h>
  16. #include <asm/io.h>
  17. DECLARE_GLOBAL_DATA_PTR;
  18. #ifndef CONFIG_SYS_FSL_NUM_CC_PLLS
  19. #define CONFIG_SYS_FSL_NUM_CC_PLLS 6
  20. #endif
  21. /* --------------------------------------------------------------- */
  22. void get_sys_info(sys_info_t *sys_info)
  23. {
  24. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  25. #ifdef CONFIG_FSL_CORENET
  26. volatile ccsr_clk_t *clk = (void *)(CONFIG_SYS_FSL_CORENET_CLK_ADDR);
  27. unsigned int cpu;
  28. #ifdef CONFIG_HETROGENOUS_CLUSTERS
  29. unsigned int dsp_cpu;
  30. uint rcw_tmp1, rcw_tmp2;
  31. #endif
  32. #ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
  33. int cc_group[12] = CONFIG_SYS_FSL_CLUSTER_CLOCKS;
  34. #endif
  35. __maybe_unused u32 svr;
  36. const u8 core_cplx_PLL[16] = {
  37. [ 0] = 0, /* CC1 PPL / 1 */
  38. [ 1] = 0, /* CC1 PPL / 2 */
  39. [ 2] = 0, /* CC1 PPL / 4 */
  40. [ 4] = 1, /* CC2 PPL / 1 */
  41. [ 5] = 1, /* CC2 PPL / 2 */
  42. [ 6] = 1, /* CC2 PPL / 4 */
  43. [ 8] = 2, /* CC3 PPL / 1 */
  44. [ 9] = 2, /* CC3 PPL / 2 */
  45. [10] = 2, /* CC3 PPL / 4 */
  46. [12] = 3, /* CC4 PPL / 1 */
  47. [13] = 3, /* CC4 PPL / 2 */
  48. [14] = 3, /* CC4 PPL / 4 */
  49. };
  50. const u8 core_cplx_pll_div[16] = {
  51. [ 0] = 1, /* CC1 PPL / 1 */
  52. [ 1] = 2, /* CC1 PPL / 2 */
  53. [ 2] = 4, /* CC1 PPL / 4 */
  54. [ 4] = 1, /* CC2 PPL / 1 */
  55. [ 5] = 2, /* CC2 PPL / 2 */
  56. [ 6] = 4, /* CC2 PPL / 4 */
  57. [ 8] = 1, /* CC3 PPL / 1 */
  58. [ 9] = 2, /* CC3 PPL / 2 */
  59. [10] = 4, /* CC3 PPL / 4 */
  60. [12] = 1, /* CC4 PPL / 1 */
  61. [13] = 2, /* CC4 PPL / 2 */
  62. [14] = 4, /* CC4 PPL / 4 */
  63. };
  64. uint i, freq_c_pll[CONFIG_SYS_FSL_NUM_CC_PLLS];
  65. #if !defined(CONFIG_FM_PLAT_CLK_DIV) || !defined(CONFIG_PME_PLAT_CLK_DIV) || \
  66. defined(CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK)
  67. uint rcw_tmp;
  68. #endif
  69. uint ratio[CONFIG_SYS_FSL_NUM_CC_PLLS];
  70. unsigned long sysclk = CONFIG_SYS_CLK_FREQ;
  71. uint mem_pll_rat;
  72. sys_info->freq_systembus = sysclk;
  73. #ifdef CONFIG_SYS_FSL_SINGLE_SOURCE_CLK
  74. uint ddr_refclk_sel;
  75. unsigned int porsr1_sys_clk;
  76. porsr1_sys_clk = in_be32(&gur->porsr1) >> FSL_DCFG_PORSR1_SYSCLK_SHIFT
  77. & FSL_DCFG_PORSR1_SYSCLK_MASK;
  78. if (porsr1_sys_clk == FSL_DCFG_PORSR1_SYSCLK_DIFF)
  79. sys_info->diff_sysclk = 1;
  80. else
  81. sys_info->diff_sysclk = 0;
  82. /*
  83. * DDR_REFCLK_SEL rcw bit is used to determine if DDR PLLS
  84. * are driven by separate DDR Refclock or single source
  85. * differential clock.
  86. */
  87. ddr_refclk_sel = (in_be32(&gur->rcwsr[5]) >>
  88. FSL_CORENET2_RCWSR5_DDR_REFCLK_SEL_SHIFT) &
  89. FSL_CORENET2_RCWSR5_DDR_REFCLK_SEL_MASK;
  90. /*
  91. * For single source clocking, both ddrclock and sysclock
  92. * are driven by differential sysclock.
  93. */
  94. if (ddr_refclk_sel == FSL_CORENET2_RCWSR5_DDR_REFCLK_SINGLE_CLK)
  95. sys_info->freq_ddrbus = CONFIG_SYS_CLK_FREQ;
  96. else
  97. #endif
  98. #ifdef CONFIG_DDR_CLK_FREQ
  99. sys_info->freq_ddrbus = CONFIG_DDR_CLK_FREQ;
  100. #else
  101. sys_info->freq_ddrbus = sysclk;
  102. #endif
  103. sys_info->freq_systembus *= (in_be32(&gur->rcwsr[0]) >> 25) & 0x1f;
  104. mem_pll_rat = (in_be32(&gur->rcwsr[0]) >>
  105. FSL_CORENET_RCWSR0_MEM_PLL_RAT_SHIFT)
  106. & FSL_CORENET_RCWSR0_MEM_PLL_RAT_MASK;
  107. #ifdef CONFIG_SYS_FSL_ERRATUM_A007212
  108. if (mem_pll_rat == 0) {
  109. mem_pll_rat = (in_be32(&gur->rcwsr[0]) >>
  110. FSL_CORENET_RCWSR0_MEM_PLL_RAT_RESV_SHIFT) &
  111. FSL_CORENET_RCWSR0_MEM_PLL_RAT_MASK;
  112. }
  113. #endif
  114. /* T4240/T4160 Rev2.0 MEM_PLL_RAT uses a value which is half of
  115. * T4240/T4160 Rev1.0. eg. It's 12 in Rev1.0, however, for Rev2.0
  116. * it uses 6.
  117. * T2080 rev 1.1 and later also use half mem_pll comparing with rev 1.0
  118. */
  119. #if defined(CONFIG_ARCH_T4240) || defined(CONFIG_ARCH_T4160) || \
  120. defined(CONFIG_ARCH_T2080) || defined(CONFIG_ARCH_T2081)
  121. svr = get_svr();
  122. switch (SVR_SOC_VER(svr)) {
  123. case SVR_T4240:
  124. case SVR_T4160:
  125. case SVR_T4120:
  126. case SVR_T4080:
  127. if (SVR_MAJ(svr) >= 2)
  128. mem_pll_rat *= 2;
  129. break;
  130. case SVR_T2080:
  131. case SVR_T2081:
  132. if ((SVR_MAJ(svr) > 1) || (SVR_MIN(svr) >= 1))
  133. mem_pll_rat *= 2;
  134. break;
  135. default:
  136. break;
  137. }
  138. #endif
  139. if (mem_pll_rat > 2)
  140. sys_info->freq_ddrbus *= mem_pll_rat;
  141. else
  142. sys_info->freq_ddrbus = sys_info->freq_systembus * mem_pll_rat;
  143. for (i = 0; i < CONFIG_SYS_FSL_NUM_CC_PLLS; i++) {
  144. ratio[i] = (in_be32(&clk->pllcgsr[i].pllcngsr) >> 1) & 0x3f;
  145. if (ratio[i] > 4)
  146. freq_c_pll[i] = sysclk * ratio[i];
  147. else
  148. freq_c_pll[i] = sys_info->freq_systembus * ratio[i];
  149. }
  150. #ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
  151. /*
  152. * As per CHASSIS2 architeture total 12 clusters are posible and
  153. * Each cluster has up to 4 cores, sharing the same PLL selection.
  154. * The cluster clock assignment is SoC defined.
  155. *
  156. * Total 4 clock groups are possible with 3 PLLs each.
  157. * as per array indices, clock group A has 0, 1, 2 numbered PLLs &
  158. * clock group B has 3, 4, 6 and so on.
  159. *
  160. * Clock group A having PLL1, PLL2, PLL3, feeding cores of any cluster
  161. * depends upon the SoC architeture. Same applies to other
  162. * clock groups and clusters.
  163. *
  164. */
  165. for_each_cpu(i, cpu, cpu_numcores(), cpu_mask()) {
  166. int cluster = fsl_qoriq_core_to_cluster(cpu);
  167. u32 c_pll_sel = (in_be32(&clk->clkcsr[cluster].clkcncsr) >> 27)
  168. & 0xf;
  169. u32 cplx_pll = core_cplx_PLL[c_pll_sel];
  170. cplx_pll += cc_group[cluster] - 1;
  171. sys_info->freq_processor[cpu] =
  172. freq_c_pll[cplx_pll] / core_cplx_pll_div[c_pll_sel];
  173. }
  174. #ifdef CONFIG_HETROGENOUS_CLUSTERS
  175. for_each_cpu(i, dsp_cpu, cpu_num_dspcores(), cpu_dsp_mask()) {
  176. int dsp_cluster = fsl_qoriq_dsp_core_to_cluster(dsp_cpu);
  177. u32 c_pll_sel = (in_be32
  178. (&clk->clkcsr[dsp_cluster].clkcncsr) >> 27)
  179. & 0xf;
  180. u32 cplx_pll = core_cplx_PLL[c_pll_sel];
  181. cplx_pll += cc_group[dsp_cluster] - 1;
  182. sys_info->freq_processor_dsp[dsp_cpu] =
  183. freq_c_pll[cplx_pll] / core_cplx_pll_div[c_pll_sel];
  184. }
  185. #endif
  186. #if defined(CONFIG_ARCH_B4860) || defined(CONFIG_ARCH_B4420) || \
  187. defined(CONFIG_ARCH_T2080) || defined(CONFIG_ARCH_T2081)
  188. #define FM1_CLK_SEL 0xe0000000
  189. #define FM1_CLK_SHIFT 29
  190. #elif defined(CONFIG_ARCH_T1024) || defined(CONFIG_ARCH_T1023)
  191. #define FM1_CLK_SEL 0x00000007
  192. #define FM1_CLK_SHIFT 0
  193. #else
  194. #define PME_CLK_SEL 0xe0000000
  195. #define PME_CLK_SHIFT 29
  196. #define FM1_CLK_SEL 0x1c000000
  197. #define FM1_CLK_SHIFT 26
  198. #endif
  199. #if !defined(CONFIG_FM_PLAT_CLK_DIV) || !defined(CONFIG_PME_PLAT_CLK_DIV)
  200. #if defined(CONFIG_ARCH_T1024) || defined(CONFIG_ARCH_T1023)
  201. rcw_tmp = in_be32(&gur->rcwsr[15]) - 4;
  202. #else
  203. rcw_tmp = in_be32(&gur->rcwsr[7]);
  204. #endif
  205. #endif
  206. #ifdef CONFIG_SYS_DPAA_PME
  207. #ifndef CONFIG_PME_PLAT_CLK_DIV
  208. switch ((rcw_tmp & PME_CLK_SEL) >> PME_CLK_SHIFT) {
  209. case 1:
  210. sys_info->freq_pme = freq_c_pll[CONFIG_SYS_PME_CLK];
  211. break;
  212. case 2:
  213. sys_info->freq_pme = freq_c_pll[CONFIG_SYS_PME_CLK] / 2;
  214. break;
  215. case 3:
  216. sys_info->freq_pme = freq_c_pll[CONFIG_SYS_PME_CLK] / 3;
  217. break;
  218. case 4:
  219. sys_info->freq_pme = freq_c_pll[CONFIG_SYS_PME_CLK] / 4;
  220. break;
  221. case 6:
  222. sys_info->freq_pme = freq_c_pll[CONFIG_SYS_PME_CLK + 1] / 2;
  223. break;
  224. case 7:
  225. sys_info->freq_pme = freq_c_pll[CONFIG_SYS_PME_CLK + 1] / 3;
  226. break;
  227. default:
  228. printf("Error: Unknown PME clock select!\n");
  229. case 0:
  230. sys_info->freq_pme = sys_info->freq_systembus / 2;
  231. break;
  232. }
  233. #else
  234. sys_info->freq_pme = sys_info->freq_systembus / CONFIG_SYS_PME_CLK;
  235. #endif
  236. #endif
  237. #ifdef CONFIG_SYS_DPAA_QBMAN
  238. #ifndef CONFIG_QBMAN_CLK_DIV
  239. #define CONFIG_QBMAN_CLK_DIV 2
  240. #endif
  241. sys_info->freq_qman = sys_info->freq_systembus / CONFIG_QBMAN_CLK_DIV;
  242. #endif
  243. #if defined(CONFIG_SYS_MAPLE)
  244. #define CPRI_CLK_SEL 0x1C000000
  245. #define CPRI_CLK_SHIFT 26
  246. #define CPRI_ALT_CLK_SEL 0x00007000
  247. #define CPRI_ALT_CLK_SHIFT 12
  248. rcw_tmp1 = in_be32(&gur->rcwsr[7]); /* Reading RCW bits: 224-255*/
  249. rcw_tmp2 = in_be32(&gur->rcwsr[15]); /* Reading RCW bits: 480-511*/
  250. /* For MAPLE and CPRI frequency */
  251. switch ((rcw_tmp1 & CPRI_CLK_SEL) >> CPRI_CLK_SHIFT) {
  252. case 1:
  253. sys_info->freq_maple = freq_c_pll[CONFIG_SYS_CPRI_CLK];
  254. sys_info->freq_cpri = freq_c_pll[CONFIG_SYS_CPRI_CLK];
  255. break;
  256. case 2:
  257. sys_info->freq_maple = freq_c_pll[CONFIG_SYS_CPRI_CLK] / 2;
  258. sys_info->freq_cpri = freq_c_pll[CONFIG_SYS_CPRI_CLK] / 2;
  259. break;
  260. case 3:
  261. sys_info->freq_maple = freq_c_pll[CONFIG_SYS_CPRI_CLK] / 3;
  262. sys_info->freq_cpri = freq_c_pll[CONFIG_SYS_CPRI_CLK] / 3;
  263. break;
  264. case 4:
  265. sys_info->freq_maple = freq_c_pll[CONFIG_SYS_CPRI_CLK] / 4;
  266. sys_info->freq_cpri = freq_c_pll[CONFIG_SYS_CPRI_CLK] / 4;
  267. break;
  268. case 5:
  269. if (((rcw_tmp2 & CPRI_ALT_CLK_SEL)
  270. >> CPRI_ALT_CLK_SHIFT) == 6) {
  271. sys_info->freq_maple =
  272. freq_c_pll[CONFIG_SYS_CPRI_CLK - 2] / 2;
  273. sys_info->freq_cpri =
  274. freq_c_pll[CONFIG_SYS_CPRI_CLK - 2] / 2;
  275. }
  276. if (((rcw_tmp2 & CPRI_ALT_CLK_SEL)
  277. >> CPRI_ALT_CLK_SHIFT) == 7) {
  278. sys_info->freq_maple =
  279. freq_c_pll[CONFIG_SYS_CPRI_CLK - 2] / 3;
  280. sys_info->freq_cpri =
  281. freq_c_pll[CONFIG_SYS_CPRI_CLK - 2] / 3;
  282. }
  283. break;
  284. case 6:
  285. sys_info->freq_maple = freq_c_pll[CONFIG_SYS_CPRI_CLK + 1] / 2;
  286. sys_info->freq_cpri = freq_c_pll[CONFIG_SYS_CPRI_CLK + 1] / 2;
  287. break;
  288. case 7:
  289. sys_info->freq_maple = freq_c_pll[CONFIG_SYS_CPRI_CLK + 1] / 3;
  290. sys_info->freq_cpri = freq_c_pll[CONFIG_SYS_CPRI_CLK + 1] / 3;
  291. break;
  292. default:
  293. printf("Error: Unknown MAPLE/CPRI clock select!\n");
  294. }
  295. /* For MAPLE ULB and eTVPE frequencies */
  296. #define ULB_CLK_SEL 0x00000038
  297. #define ULB_CLK_SHIFT 3
  298. #define ETVPE_CLK_SEL 0x00000007
  299. #define ETVPE_CLK_SHIFT 0
  300. switch ((rcw_tmp2 & ULB_CLK_SEL) >> ULB_CLK_SHIFT) {
  301. case 1:
  302. sys_info->freq_maple_ulb = freq_c_pll[CONFIG_SYS_ULB_CLK];
  303. break;
  304. case 2:
  305. sys_info->freq_maple_ulb = freq_c_pll[CONFIG_SYS_ULB_CLK] / 2;
  306. break;
  307. case 3:
  308. sys_info->freq_maple_ulb = freq_c_pll[CONFIG_SYS_ULB_CLK] / 3;
  309. break;
  310. case 4:
  311. sys_info->freq_maple_ulb = freq_c_pll[CONFIG_SYS_ULB_CLK] / 4;
  312. break;
  313. case 5:
  314. sys_info->freq_maple_ulb = sys_info->freq_systembus;
  315. break;
  316. case 6:
  317. sys_info->freq_maple_ulb =
  318. freq_c_pll[CONFIG_SYS_ULB_CLK - 1] / 2;
  319. break;
  320. case 7:
  321. sys_info->freq_maple_ulb =
  322. freq_c_pll[CONFIG_SYS_ULB_CLK - 1] / 3;
  323. break;
  324. default:
  325. printf("Error: Unknown MAPLE ULB clock select!\n");
  326. }
  327. switch ((rcw_tmp2 & ETVPE_CLK_SEL) >> ETVPE_CLK_SHIFT) {
  328. case 1:
  329. sys_info->freq_maple_etvpe = freq_c_pll[CONFIG_SYS_ETVPE_CLK];
  330. break;
  331. case 2:
  332. sys_info->freq_maple_etvpe =
  333. freq_c_pll[CONFIG_SYS_ETVPE_CLK] / 2;
  334. break;
  335. case 3:
  336. sys_info->freq_maple_etvpe =
  337. freq_c_pll[CONFIG_SYS_ETVPE_CLK] / 3;
  338. break;
  339. case 4:
  340. sys_info->freq_maple_etvpe =
  341. freq_c_pll[CONFIG_SYS_ETVPE_CLK] / 4;
  342. break;
  343. case 5:
  344. sys_info->freq_maple_etvpe = sys_info->freq_systembus;
  345. break;
  346. case 6:
  347. sys_info->freq_maple_etvpe =
  348. freq_c_pll[CONFIG_SYS_ETVPE_CLK - 1] / 2;
  349. break;
  350. case 7:
  351. sys_info->freq_maple_etvpe =
  352. freq_c_pll[CONFIG_SYS_ETVPE_CLK - 1] / 3;
  353. break;
  354. default:
  355. printf("Error: Unknown MAPLE eTVPE clock select!\n");
  356. }
  357. #endif
  358. #ifdef CONFIG_SYS_DPAA_FMAN
  359. #ifndef CONFIG_FM_PLAT_CLK_DIV
  360. switch ((rcw_tmp & FM1_CLK_SEL) >> FM1_CLK_SHIFT) {
  361. case 1:
  362. sys_info->freq_fman[0] = freq_c_pll[CONFIG_SYS_FM1_CLK];
  363. break;
  364. case 2:
  365. sys_info->freq_fman[0] = freq_c_pll[CONFIG_SYS_FM1_CLK] / 2;
  366. break;
  367. case 3:
  368. sys_info->freq_fman[0] = freq_c_pll[CONFIG_SYS_FM1_CLK] / 3;
  369. break;
  370. case 4:
  371. sys_info->freq_fman[0] = freq_c_pll[CONFIG_SYS_FM1_CLK] / 4;
  372. break;
  373. case 5:
  374. sys_info->freq_fman[0] = sys_info->freq_systembus;
  375. break;
  376. case 6:
  377. sys_info->freq_fman[0] = freq_c_pll[CONFIG_SYS_FM1_CLK + 1] / 2;
  378. break;
  379. case 7:
  380. sys_info->freq_fman[0] = freq_c_pll[CONFIG_SYS_FM1_CLK + 1] / 3;
  381. break;
  382. default:
  383. printf("Error: Unknown FMan1 clock select!\n");
  384. case 0:
  385. sys_info->freq_fman[0] = sys_info->freq_systembus / 2;
  386. break;
  387. }
  388. #if (CONFIG_SYS_NUM_FMAN) == 2
  389. #ifdef CONFIG_SYS_FM2_CLK
  390. #define FM2_CLK_SEL 0x00000038
  391. #define FM2_CLK_SHIFT 3
  392. rcw_tmp = in_be32(&gur->rcwsr[15]);
  393. switch ((rcw_tmp & FM2_CLK_SEL) >> FM2_CLK_SHIFT) {
  394. case 1:
  395. sys_info->freq_fman[1] = freq_c_pll[CONFIG_SYS_FM2_CLK + 1];
  396. break;
  397. case 2:
  398. sys_info->freq_fman[1] = freq_c_pll[CONFIG_SYS_FM2_CLK + 1] / 2;
  399. break;
  400. case 3:
  401. sys_info->freq_fman[1] = freq_c_pll[CONFIG_SYS_FM2_CLK + 1] / 3;
  402. break;
  403. case 4:
  404. sys_info->freq_fman[1] = freq_c_pll[CONFIG_SYS_FM2_CLK + 1] / 4;
  405. break;
  406. case 5:
  407. sys_info->freq_fman[1] = sys_info->freq_systembus;
  408. break;
  409. case 6:
  410. sys_info->freq_fman[1] = freq_c_pll[CONFIG_SYS_FM2_CLK] / 2;
  411. break;
  412. case 7:
  413. sys_info->freq_fman[1] = freq_c_pll[CONFIG_SYS_FM2_CLK] / 3;
  414. break;
  415. default:
  416. printf("Error: Unknown FMan2 clock select!\n");
  417. case 0:
  418. sys_info->freq_fman[1] = sys_info->freq_systembus / 2;
  419. break;
  420. }
  421. #endif
  422. #endif /* CONFIG_SYS_NUM_FMAN == 2 */
  423. #else
  424. sys_info->freq_fman[0] = sys_info->freq_systembus / CONFIG_SYS_FM1_CLK;
  425. #endif
  426. #endif
  427. #ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
  428. #if defined(CONFIG_ARCH_T2080)
  429. #define ESDHC_CLK_SEL 0x00000007
  430. #define ESDHC_CLK_SHIFT 0
  431. #define ESDHC_CLK_RCWSR 15
  432. #else /* Support T1040 T1024 by now */
  433. #define ESDHC_CLK_SEL 0xe0000000
  434. #define ESDHC_CLK_SHIFT 29
  435. #define ESDHC_CLK_RCWSR 7
  436. #endif
  437. rcw_tmp = in_be32(&gur->rcwsr[ESDHC_CLK_RCWSR]);
  438. switch ((rcw_tmp & ESDHC_CLK_SEL) >> ESDHC_CLK_SHIFT) {
  439. case 1:
  440. sys_info->freq_sdhc = freq_c_pll[CONFIG_SYS_SDHC_CLK];
  441. break;
  442. case 2:
  443. sys_info->freq_sdhc = freq_c_pll[CONFIG_SYS_SDHC_CLK] / 2;
  444. break;
  445. case 3:
  446. sys_info->freq_sdhc = freq_c_pll[CONFIG_SYS_SDHC_CLK] / 3;
  447. break;
  448. #if defined(CONFIG_SYS_SDHC_CLK_2_PLL)
  449. case 4:
  450. sys_info->freq_sdhc = freq_c_pll[CONFIG_SYS_SDHC_CLK] / 4;
  451. break;
  452. #if defined(CONFIG_ARCH_T2080)
  453. case 5:
  454. sys_info->freq_sdhc = freq_c_pll[1 - CONFIG_SYS_SDHC_CLK];
  455. break;
  456. #endif
  457. case 6:
  458. sys_info->freq_sdhc = freq_c_pll[1 - CONFIG_SYS_SDHC_CLK] / 2;
  459. break;
  460. case 7:
  461. sys_info->freq_sdhc = freq_c_pll[1 - CONFIG_SYS_SDHC_CLK] / 3;
  462. break;
  463. #endif
  464. default:
  465. sys_info->freq_sdhc = 0;
  466. printf("Error: Unknown SDHC peripheral clock select!\n");
  467. }
  468. #endif
  469. #else /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
  470. for_each_cpu(i, cpu, cpu_numcores(), cpu_mask()) {
  471. u32 c_pll_sel = (in_be32(&clk->clkcsr[cpu].clkcncsr) >> 27)
  472. & 0xf;
  473. u32 cplx_pll = core_cplx_PLL[c_pll_sel];
  474. sys_info->freq_processor[cpu] =
  475. freq_c_pll[cplx_pll] / core_cplx_pll_div[c_pll_sel];
  476. }
  477. #define PME_CLK_SEL 0x80000000
  478. #define FM1_CLK_SEL 0x40000000
  479. #define FM2_CLK_SEL 0x20000000
  480. #define HWA_ASYNC_DIV 0x04000000
  481. #if (CONFIG_SYS_FSL_NUM_CC_PLLS == 2)
  482. #define HWA_CC_PLL 1
  483. #elif (CONFIG_SYS_FSL_NUM_CC_PLLS == 3)
  484. #define HWA_CC_PLL 2
  485. #elif (CONFIG_SYS_FSL_NUM_CC_PLLS == 4)
  486. #define HWA_CC_PLL 2
  487. #else
  488. #error CONFIG_SYS_FSL_NUM_CC_PLLS not set or unknown case
  489. #endif
  490. rcw_tmp = in_be32(&gur->rcwsr[7]);
  491. #ifdef CONFIG_SYS_DPAA_PME
  492. if (rcw_tmp & PME_CLK_SEL) {
  493. if (rcw_tmp & HWA_ASYNC_DIV)
  494. sys_info->freq_pme = freq_c_pll[HWA_CC_PLL] / 4;
  495. else
  496. sys_info->freq_pme = freq_c_pll[HWA_CC_PLL] / 2;
  497. } else {
  498. sys_info->freq_pme = sys_info->freq_systembus / 2;
  499. }
  500. #endif
  501. #ifdef CONFIG_SYS_DPAA_FMAN
  502. if (rcw_tmp & FM1_CLK_SEL) {
  503. if (rcw_tmp & HWA_ASYNC_DIV)
  504. sys_info->freq_fman[0] = freq_c_pll[HWA_CC_PLL] / 4;
  505. else
  506. sys_info->freq_fman[0] = freq_c_pll[HWA_CC_PLL] / 2;
  507. } else {
  508. sys_info->freq_fman[0] = sys_info->freq_systembus / 2;
  509. }
  510. #if (CONFIG_SYS_NUM_FMAN) == 2
  511. if (rcw_tmp & FM2_CLK_SEL) {
  512. if (rcw_tmp & HWA_ASYNC_DIV)
  513. sys_info->freq_fman[1] = freq_c_pll[HWA_CC_PLL] / 4;
  514. else
  515. sys_info->freq_fman[1] = freq_c_pll[HWA_CC_PLL] / 2;
  516. } else {
  517. sys_info->freq_fman[1] = sys_info->freq_systembus / 2;
  518. }
  519. #endif
  520. #endif
  521. #ifdef CONFIG_SYS_DPAA_QBMAN
  522. sys_info->freq_qman = sys_info->freq_systembus / 2;
  523. #endif
  524. #endif /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
  525. #ifdef CONFIG_U_QE
  526. sys_info->freq_qe = sys_info->freq_systembus / 2;
  527. #endif
  528. #else /* CONFIG_FSL_CORENET */
  529. uint plat_ratio, e500_ratio, half_freq_systembus;
  530. int i;
  531. #ifdef CONFIG_QE
  532. __maybe_unused u32 qe_ratio;
  533. #endif
  534. plat_ratio = (gur->porpllsr) & 0x0000003e;
  535. plat_ratio >>= 1;
  536. sys_info->freq_systembus = plat_ratio * CONFIG_SYS_CLK_FREQ;
  537. /* Divide before multiply to avoid integer
  538. * overflow for processor speeds above 2GHz */
  539. half_freq_systembus = sys_info->freq_systembus/2;
  540. for (i = 0; i < cpu_numcores(); i++) {
  541. e500_ratio = ((gur->porpllsr) >> (i * 8 + 16)) & 0x3f;
  542. sys_info->freq_processor[i] = e500_ratio * half_freq_systembus;
  543. }
  544. /* Note: freq_ddrbus is the MCLK frequency, not the data rate. */
  545. sys_info->freq_ddrbus = sys_info->freq_systembus;
  546. #ifdef CONFIG_DDR_CLK_FREQ
  547. {
  548. u32 ddr_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_DDR_RATIO)
  549. >> MPC85xx_PORPLLSR_DDR_RATIO_SHIFT;
  550. if (ddr_ratio != 0x7)
  551. sys_info->freq_ddrbus = ddr_ratio * CONFIG_DDR_CLK_FREQ;
  552. }
  553. #endif
  554. #ifdef CONFIG_QE
  555. #if defined(CONFIG_ARCH_P1021) || defined(CONFIG_ARCH_P1025)
  556. sys_info->freq_qe = sys_info->freq_systembus;
  557. #else
  558. qe_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_QE_RATIO)
  559. >> MPC85xx_PORPLLSR_QE_RATIO_SHIFT;
  560. sys_info->freq_qe = qe_ratio * CONFIG_SYS_CLK_FREQ;
  561. #endif
  562. #endif
  563. #ifdef CONFIG_SYS_DPAA_FMAN
  564. sys_info->freq_fman[0] = sys_info->freq_systembus;
  565. #endif
  566. #endif /* CONFIG_FSL_CORENET */
  567. #if defined(CONFIG_FSL_LBC)
  568. sys_info->freq_localbus = sys_info->freq_systembus /
  569. CONFIG_SYS_FSL_LBC_CLK_DIV;
  570. #endif
  571. #if defined(CONFIG_FSL_IFC)
  572. sys_info->freq_localbus = sys_info->freq_systembus /
  573. CONFIG_SYS_FSL_IFC_CLK_DIV;
  574. #endif
  575. }
  576. int get_clocks (void)
  577. {
  578. sys_info_t sys_info;
  579. #ifdef CONFIG_ARCH_MPC8544
  580. volatile ccsr_gur_t *gur = (void *) CONFIG_SYS_MPC85xx_GUTS_ADDR;
  581. #endif
  582. #if defined(CONFIG_CPM2)
  583. volatile ccsr_cpm_t *cpm = (ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR;
  584. uint sccr, dfbrg;
  585. /* set VCO = 4 * BRG */
  586. cpm->im_cpm_intctl.sccr &= 0xfffffffc;
  587. sccr = cpm->im_cpm_intctl.sccr;
  588. dfbrg = (sccr & SCCR_DFBRG_MSK) >> SCCR_DFBRG_SHIFT;
  589. #endif
  590. get_sys_info (&sys_info);
  591. gd->cpu_clk = sys_info.freq_processor[0];
  592. gd->bus_clk = sys_info.freq_systembus;
  593. gd->mem_clk = sys_info.freq_ddrbus;
  594. gd->arch.lbc_clk = sys_info.freq_localbus;
  595. #ifdef CONFIG_QE
  596. gd->arch.qe_clk = sys_info.freq_qe;
  597. gd->arch.brg_clk = gd->arch.qe_clk / 2;
  598. #endif
  599. /*
  600. * The base clock for I2C depends on the actual SOC. Unfortunately,
  601. * there is no pattern that can be used to determine the frequency, so
  602. * the only choice is to look up the actual SOC number and use the value
  603. * for that SOC. This information is taken from application note
  604. * AN2919.
  605. */
  606. #if defined(CONFIG_ARCH_MPC8540) || defined(CONFIG_ARCH_MPC8541) || \
  607. defined(CONFIG_ARCH_MPC8560) || defined(CONFIG_ARCH_MPC8555) || \
  608. defined(CONFIG_ARCH_P1022)
  609. gd->arch.i2c1_clk = sys_info.freq_systembus;
  610. #elif defined(CONFIG_ARCH_MPC8544)
  611. /*
  612. * On the 8544, the I2C clock is the same as the SEC clock. This can be
  613. * either CCB/2 or CCB/3, depending on the value of cfg_sec_freq. See
  614. * 4.4.3.3 of the 8544 RM. Note that this might actually work for all
  615. * 85xx, but only the 8544 has cfg_sec_freq, so it's unknown if the
  616. * PORDEVSR2_SEC_CFG bit is 0 on all 85xx boards that are not an 8544.
  617. */
  618. if (gur->pordevsr2 & MPC85xx_PORDEVSR2_SEC_CFG)
  619. gd->arch.i2c1_clk = sys_info.freq_systembus / 3;
  620. else
  621. gd->arch.i2c1_clk = sys_info.freq_systembus / 2;
  622. #else
  623. /* Most 85xx SOCs use CCB/2, so this is the default behavior. */
  624. gd->arch.i2c1_clk = sys_info.freq_systembus / 2;
  625. #endif
  626. gd->arch.i2c2_clk = gd->arch.i2c1_clk;
  627. #if defined(CONFIG_FSL_ESDHC)
  628. #ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
  629. gd->arch.sdhc_clk = sys_info.freq_sdhc / 2;
  630. #else
  631. #if defined(CONFIG_ARCH_MPC8569) || defined(CONFIG_ARCH_P1010)
  632. gd->arch.sdhc_clk = gd->bus_clk;
  633. #else
  634. gd->arch.sdhc_clk = gd->bus_clk / 2;
  635. #endif
  636. #endif
  637. #endif /* defined(CONFIG_FSL_ESDHC) */
  638. #if defined(CONFIG_CPM2)
  639. gd->arch.vco_out = 2*sys_info.freq_systembus;
  640. gd->arch.cpm_clk = gd->arch.vco_out / 2;
  641. gd->arch.scc_clk = gd->arch.vco_out / 4;
  642. gd->arch.brg_clk = gd->arch.vco_out / (1 << (2 * (dfbrg + 1)));
  643. #endif
  644. if(gd->cpu_clk != 0) return (0);
  645. else return (1);
  646. }
  647. /********************************************
  648. * get_bus_freq
  649. * return system bus freq in Hz
  650. *********************************************/
  651. ulong get_bus_freq (ulong dummy)
  652. {
  653. return gd->bus_clk;
  654. }
  655. /********************************************
  656. * get_ddr_freq
  657. * return ddr bus freq in Hz
  658. *********************************************/
  659. ulong get_ddr_freq (ulong dummy)
  660. {
  661. return gd->mem_clk;
  662. }