ddr3_training_db.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) Marvell International Ltd. and its affiliates
  4. */
  5. #include <common.h>
  6. #include <spl.h>
  7. #include <asm/io.h>
  8. #include <asm/arch/cpu.h>
  9. #include <asm/arch/soc.h>
  10. #include "ddr3_init.h"
  11. /* List of allowed frequency listed in order of enum hws_ddr_freq */
  12. u32 freq_val[DDR_FREQ_LIMIT] = {
  13. 0, /*DDR_FREQ_LOW_FREQ */
  14. 400, /*DDR_FREQ_400, */
  15. 533, /*DDR_FREQ_533, */
  16. 666, /*DDR_FREQ_667, */
  17. 800, /*DDR_FREQ_800, */
  18. 933, /*DDR_FREQ_933, */
  19. 1066, /*DDR_FREQ_1066, */
  20. 311, /*DDR_FREQ_311, */
  21. 333, /*DDR_FREQ_333, */
  22. 467, /*DDR_FREQ_467, */
  23. 850, /*DDR_FREQ_850, */
  24. 600, /*DDR_FREQ_600 */
  25. 300, /*DDR_FREQ_300 */
  26. 900, /*DDR_FREQ_900 */
  27. 360, /*DDR_FREQ_360 */
  28. 1000 /*DDR_FREQ_1000 */
  29. };
  30. /* Table for CL values per frequency for each speed bin index */
  31. struct cl_val_per_freq cas_latency_table[] = {
  32. /*
  33. * 400M 667M 933M 311M 467M 600M 360
  34. * 100M 533M 800M 1066M 333M 850M 900
  35. * 1000 (the order is 100, 400, 533 etc.)
  36. */
  37. /* DDR3-800D */
  38. { {6, 5, 0, 0, 0, 0, 0, 5, 5, 0, 0, 0, 5, 0, 5, 0} },
  39. /* DDR3-800E */
  40. { {6, 6, 0, 0, 0, 0, 0, 6, 6, 0, 0, 0, 6, 0, 6, 0} },
  41. /* DDR3-1066E */
  42. { {6, 5, 6, 0, 0, 0, 0, 5, 5, 6, 0, 0, 5, 0, 5, 0} },
  43. /* DDR3-1066F */
  44. { {6, 6, 7, 0, 0, 0, 0, 6, 6, 7, 0, 0, 6, 0, 6, 0} },
  45. /* DDR3-1066G */
  46. { {6, 6, 8, 0, 0, 0, 0, 6, 6, 8, 0, 0, 6, 0, 6, 0} },
  47. /* DDR3-1333F* */
  48. { {6, 5, 6, 7, 0, 0, 0, 5, 5, 6, 0, 7, 5, 0, 5, 0} },
  49. /* DDR3-1333G */
  50. { {6, 5, 7, 8, 0, 0, 0, 5, 5, 7, 0, 8, 5, 0, 5, 0} },
  51. /* DDR3-1333H */
  52. { {6, 6, 8, 9, 0, 0, 0, 6, 6, 8, 0, 9, 6, 0, 6, 0} },
  53. /* DDR3-1333J* */
  54. { {6, 6, 8, 10, 0, 0, 0, 6, 6, 8, 0, 10, 6, 0, 6, 0}
  55. /* DDR3-1600G* */},
  56. { {6, 5, 6, 7, 8, 0, 0, 5, 5, 6, 0, 7, 5, 0, 5, 0} },
  57. /* DDR3-1600H */
  58. { {6, 5, 6, 8, 9, 0, 0, 5, 5, 6, 0, 8, 5, 0, 5, 0} },
  59. /* DDR3-1600J */
  60. { {6, 5, 7, 9, 10, 0, 0, 5, 5, 7, 0, 9, 5, 0, 5, 0} },
  61. /* DDR3-1600K */
  62. { {6, 6, 8, 10, 11, 0, 0, 6, 6, 8, 0, 10, 6, 0, 6, 0 } },
  63. /* DDR3-1866J* */
  64. { {6, 5, 6, 8, 9, 11, 0, 5, 5, 6, 11, 8, 5, 0, 5, 0} },
  65. /* DDR3-1866K */
  66. { {6, 5, 7, 8, 10, 11, 0, 5, 5, 7, 11, 8, 5, 11, 5, 11} },
  67. /* DDR3-1866L */
  68. { {6, 6, 7, 9, 11, 12, 0, 6, 6, 7, 12, 9, 6, 12, 6, 12} },
  69. /* DDR3-1866M* */
  70. { {6, 6, 8, 10, 11, 13, 0, 6, 6, 8, 13, 10, 6, 13, 6, 13} },
  71. /* DDR3-2133K* */
  72. { {6, 5, 6, 7, 9, 10, 11, 5, 5, 6, 10, 7, 5, 11, 5, 11} },
  73. /* DDR3-2133L */
  74. { {6, 5, 6, 8, 9, 11, 12, 5, 5, 6, 11, 8, 5, 12, 5, 12} },
  75. /* DDR3-2133M */
  76. { {6, 5, 7, 9, 10, 12, 13, 5, 5, 7, 12, 9, 5, 13, 5, 13} },
  77. /* DDR3-2133N* */
  78. { {6, 6, 7, 9, 11, 13, 14, 6, 6, 7, 13, 9, 6, 14, 6, 14} },
  79. /* DDR3-1333H-ext */
  80. { {6, 6, 7, 9, 0, 0, 0, 6, 6, 7, 0, 9, 6, 0, 6, 0} },
  81. /* DDR3-1600K-ext */
  82. { {6, 6, 7, 9, 11, 0, 0, 6, 6, 7, 0, 9, 6, 0, 6, 0} },
  83. /* DDR3-1866M-ext */
  84. { {6, 6, 7, 9, 11, 13, 0, 6, 6, 7, 13, 9, 6, 13, 6, 13} },
  85. };
  86. /* Table for CWL values per speedbin index */
  87. struct cl_val_per_freq cas_write_latency_table[] = {
  88. /*
  89. * 400M 667M 933M 311M 467M 600M 360
  90. * 100M 533M 800M 1066M 333M 850M 900
  91. * (the order is 100, 400, 533 etc.)
  92. */
  93. /* DDR3-800D */
  94. { {5, 5, 0, 0, 0, 0, 0, 5, 5, 0, 0, 0, 5, 0, 5, 0} },
  95. /* DDR3-800E */
  96. { {5, 5, 0, 0, 0, 0, 0, 5, 5, 0, 0, 0, 5, 0, 5, 0} },
  97. /* DDR3-1066E */
  98. { {5, 5, 6, 0, 0, 0, 0, 5, 5, 6, 0, 7, 5, 0, 5, 0} },
  99. /* DDR3-1066F */
  100. { {5, 5, 6, 0, 0, 0, 0, 5, 5, 6, 0, 7, 5, 0, 5, 0} },
  101. /* DDR3-1066G */
  102. { {5, 5, 6, 0, 0, 0, 0, 5, 5, 6, 0, 7, 5, 0, 5, 0} },
  103. /* DDR3-1333F* */
  104. { {5, 5, 6, 7, 0, 0, 0, 5, 5, 6, 0, 7, 5, 0, 5, 0} },
  105. /* DDR3-1333G */
  106. { {5, 5, 6, 7, 0, 0, 0, 5, 5, 6, 0, 7, 5, 0, 5, 0} },
  107. /* DDR3-1333H */
  108. { {5, 5, 6, 7, 0, 0, 0, 5, 5, 6, 0, 7, 5, 0, 5, 0} },
  109. /* DDR3-1333J* */
  110. { {5, 5, 6, 7, 0, 0, 0, 5, 5, 6, 0, 7, 5, 0, 5, 0} },
  111. /* DDR3-1600G* */
  112. { {5, 5, 6, 7, 8, 0, 0, 5, 5, 6, 0, 7, 5, 0, 5, 0} },
  113. /* DDR3-1600H */
  114. { {5, 5, 6, 7, 8, 0, 0, 5, 5, 6, 0, 7, 5, 0, 5, 0} },
  115. /* DDR3-1600J */
  116. { {5, 5, 6, 7, 8, 0, 0, 5, 5, 6, 0, 7, 5, 0, 5, 0} },
  117. /* DDR3-1600K */
  118. { {5, 5, 6, 7, 8, 0, 0, 5, 5, 6, 0, 7, 5, 0, 5, 0} },
  119. /* DDR3-1866J* */
  120. { {5, 5, 6, 7, 8, 9, 0, 5, 5, 6, 9, 7, 5, 0, 5, 0} },
  121. /* DDR3-1866K */
  122. { {5, 5, 6, 7, 8, 9, 0, 5, 5, 6, 9, 7, 5, 0, 5, 0} },
  123. /* DDR3-1866L */
  124. { {5, 5, 6, 7, 8, 9, 0, 5, 5, 6, 9, 7, 5, 9, 5, 9} },
  125. /* DDR3-1866M* */
  126. { {5, 5, 6, 7, 8, 9, 0, 5, 5, 6, 9, 7, 5, 9, 5, 9} },
  127. /* DDR3-2133K* */
  128. { {5, 5, 6, 7, 8, 9, 10, 5, 5, 6, 9, 7, 5, 9, 5, 10} },
  129. /* DDR3-2133L */
  130. { {5, 5, 6, 7, 8, 9, 10, 5, 5, 6, 9, 7, 5, 9, 5, 10} },
  131. /* DDR3-2133M */
  132. { {5, 5, 6, 7, 8, 9, 10, 5, 5, 6, 9, 7, 5, 9, 5, 10} },
  133. /* DDR3-2133N* */
  134. { {5, 5, 6, 7, 8, 9, 10, 5, 5, 6, 9, 7, 5, 9, 5, 10} },
  135. /* DDR3-1333H-ext */
  136. { {5, 5, 6, 7, 0, 0, 0, 5, 5, 6, 0, 7, 5, 0, 5, 0} },
  137. /* DDR3-1600K-ext */
  138. { {5, 5, 6, 7, 8, 0, 0, 5, 5, 6, 0, 7, 5, 0, 5, 0} },
  139. /* DDR3-1866M-ext */
  140. { {5, 5, 6, 7, 8, 9, 0, 5, 5, 6, 9, 7, 5, 9, 5, 9} },
  141. };
  142. u8 twr_mask_table[] = {
  143. 10,
  144. 10,
  145. 10,
  146. 10,
  147. 10,
  148. 1, /*5*/
  149. 2, /*6*/
  150. 3, /*7*/
  151. 4, /*8*/
  152. 10,
  153. 5, /*10*/
  154. 10,
  155. 6, /*12*/
  156. 10,
  157. 7, /*14*/
  158. 10,
  159. 0 /*16*/
  160. };
  161. u8 cl_mask_table[] = {
  162. 0,
  163. 0,
  164. 0,
  165. 0,
  166. 0,
  167. 0x2,
  168. 0x4,
  169. 0x6,
  170. 0x8,
  171. 0xa,
  172. 0xc,
  173. 0xe,
  174. 0x1,
  175. 0x3,
  176. 0x5,
  177. 0x5
  178. };
  179. u8 cwl_mask_table[] = {
  180. 0,
  181. 0,
  182. 0,
  183. 0,
  184. 0,
  185. 0,
  186. 0x1,
  187. 0x2,
  188. 0x3,
  189. 0x4,
  190. 0x5,
  191. 0x6,
  192. 0x7,
  193. 0x8,
  194. 0x9,
  195. 0x9
  196. };
  197. /* RFC values (in ns) */
  198. u16 rfc_table[] = {
  199. 90, /* 512M */
  200. 110, /* 1G */
  201. 160, /* 2G */
  202. 260, /* 4G */
  203. 350 /* 8G */
  204. };
  205. u32 speed_bin_table_t_rc[] = {
  206. 50000,
  207. 52500,
  208. 48750,
  209. 50625,
  210. 52500,
  211. 46500,
  212. 48000,
  213. 49500,
  214. 51000,
  215. 45000,
  216. 46250,
  217. 47500,
  218. 48750,
  219. 44700,
  220. 45770,
  221. 46840,
  222. 47910,
  223. 43285,
  224. 44220,
  225. 45155,
  226. 46900
  227. };
  228. u32 speed_bin_table_t_rcd_t_rp[] = {
  229. 12500,
  230. 15000,
  231. 11250,
  232. 13125,
  233. 15000,
  234. 10500,
  235. 12000,
  236. 13500,
  237. 15000,
  238. 10000,
  239. 11250,
  240. 12500,
  241. 13750,
  242. 10700,
  243. 11770,
  244. 12840,
  245. 13910,
  246. 10285,
  247. 11022,
  248. 12155,
  249. 13090,
  250. };
  251. enum {
  252. PATTERN_KILLER_PATTERN_TABLE_MAP_ROLE_AGGRESSOR = 0,
  253. PATTERN_KILLER_PATTERN_TABLE_MAP_ROLE_VICTIM
  254. };
  255. static u8 pattern_killer_pattern_table_map[KILLER_PATTERN_LENGTH * 2][2] = {
  256. /*Aggressor / Victim */
  257. {1, 0},
  258. {0, 0},
  259. {1, 0},
  260. {1, 1},
  261. {0, 1},
  262. {0, 1},
  263. {1, 0},
  264. {0, 1},
  265. {1, 0},
  266. {0, 1},
  267. {1, 0},
  268. {1, 0},
  269. {0, 1},
  270. {1, 0},
  271. {0, 1},
  272. {0, 0},
  273. {1, 1},
  274. {0, 0},
  275. {1, 1},
  276. {0, 0},
  277. {1, 1},
  278. {0, 0},
  279. {1, 1},
  280. {1, 0},
  281. {0, 0},
  282. {1, 1},
  283. {0, 0},
  284. {1, 1},
  285. {0, 0},
  286. {0, 0},
  287. {0, 0},
  288. {0, 1},
  289. {0, 1},
  290. {1, 1},
  291. {0, 0},
  292. {0, 0},
  293. {1, 1},
  294. {1, 1},
  295. {0, 0},
  296. {1, 1},
  297. {0, 0},
  298. {1, 1},
  299. {1, 1},
  300. {0, 0},
  301. {0, 0},
  302. {1, 1},
  303. {0, 0},
  304. {1, 1},
  305. {0, 1},
  306. {0, 0},
  307. {0, 1},
  308. {0, 1},
  309. {0, 0},
  310. {1, 1},
  311. {1, 1},
  312. {1, 0},
  313. {1, 0},
  314. {1, 1},
  315. {1, 1},
  316. {1, 1},
  317. {1, 1},
  318. {1, 1},
  319. {1, 1},
  320. {1, 1}
  321. };
  322. static u8 pattern_vref_pattern_table_map[] = {
  323. /* 1 means 0xffffffff, 0 is 0x0 */
  324. 0xb8,
  325. 0x52,
  326. 0x55,
  327. 0x8a,
  328. 0x33,
  329. 0xa6,
  330. 0x6d,
  331. 0xfe
  332. };
  333. /* Return speed Bin value for selected index and t* element */
  334. u32 speed_bin_table(u8 index, enum speed_bin_table_elements element)
  335. {
  336. u32 result = 0;
  337. switch (element) {
  338. case SPEED_BIN_TRCD:
  339. case SPEED_BIN_TRP:
  340. result = speed_bin_table_t_rcd_t_rp[index];
  341. break;
  342. case SPEED_BIN_TRAS:
  343. if (index < 6)
  344. result = 37500;
  345. else if (index < 10)
  346. result = 36000;
  347. else if (index < 14)
  348. result = 35000;
  349. else if (index < 18)
  350. result = 34000;
  351. else
  352. result = 33000;
  353. break;
  354. case SPEED_BIN_TRC:
  355. result = speed_bin_table_t_rc[index];
  356. break;
  357. case SPEED_BIN_TRRD1K:
  358. if (index < 3)
  359. result = 10000;
  360. else if (index < 6)
  361. result = 7005;
  362. else if (index < 14)
  363. result = 6000;
  364. else
  365. result = 5000;
  366. break;
  367. case SPEED_BIN_TRRD2K:
  368. if (index < 6)
  369. result = 10000;
  370. else if (index < 14)
  371. result = 7005;
  372. else
  373. result = 6000;
  374. break;
  375. case SPEED_BIN_TPD:
  376. if (index < 3)
  377. result = 7500;
  378. else if (index < 10)
  379. result = 5625;
  380. else
  381. result = 5000;
  382. break;
  383. case SPEED_BIN_TFAW1K:
  384. if (index < 3)
  385. result = 40000;
  386. else if (index < 6)
  387. result = 37500;
  388. else if (index < 14)
  389. result = 30000;
  390. else if (index < 18)
  391. result = 27000;
  392. else
  393. result = 25000;
  394. break;
  395. case SPEED_BIN_TFAW2K:
  396. if (index < 6)
  397. result = 50000;
  398. else if (index < 10)
  399. result = 45000;
  400. else if (index < 14)
  401. result = 40000;
  402. else
  403. result = 35000;
  404. break;
  405. case SPEED_BIN_TWTR:
  406. result = 7500;
  407. break;
  408. case SPEED_BIN_TRTP:
  409. result = 7500;
  410. break;
  411. case SPEED_BIN_TWR:
  412. result = 15000;
  413. break;
  414. case SPEED_BIN_TMOD:
  415. result = 15000;
  416. break;
  417. case SPEED_BIN_TXPDLL:
  418. result = 24000;
  419. break;
  420. default:
  421. break;
  422. }
  423. return result;
  424. }
  425. static inline u32 pattern_table_get_killer_word(u8 dqs, u8 index)
  426. {
  427. u8 i, byte = 0;
  428. u8 role;
  429. for (i = 0; i < 8; i++) {
  430. role = (i == dqs) ?
  431. (PATTERN_KILLER_PATTERN_TABLE_MAP_ROLE_AGGRESSOR) :
  432. (PATTERN_KILLER_PATTERN_TABLE_MAP_ROLE_VICTIM);
  433. byte |= pattern_killer_pattern_table_map[index][role] << i;
  434. }
  435. return byte | (byte << 8) | (byte << 16) | (byte << 24);
  436. }
  437. static inline u32 pattern_table_get_killer_word16(u8 dqs, u8 index)
  438. {
  439. u8 i, byte0 = 0, byte1 = 0;
  440. u8 role;
  441. for (i = 0; i < 8; i++) {
  442. role = (i == dqs) ?
  443. (PATTERN_KILLER_PATTERN_TABLE_MAP_ROLE_AGGRESSOR) :
  444. (PATTERN_KILLER_PATTERN_TABLE_MAP_ROLE_VICTIM);
  445. byte0 |= pattern_killer_pattern_table_map[index * 2][role] << i;
  446. }
  447. for (i = 0; i < 8; i++) {
  448. role = (i == dqs) ?
  449. (PATTERN_KILLER_PATTERN_TABLE_MAP_ROLE_AGGRESSOR) :
  450. (PATTERN_KILLER_PATTERN_TABLE_MAP_ROLE_VICTIM);
  451. byte1 |= pattern_killer_pattern_table_map
  452. [index * 2 + 1][role] << i;
  453. }
  454. return byte0 | (byte0 << 8) | (byte1 << 16) | (byte1 << 24);
  455. }
  456. static inline u32 pattern_table_get_sso_word(u8 sso, u8 index)
  457. {
  458. u8 step = sso + 1;
  459. if (0 == ((index / step) & 1))
  460. return 0x0;
  461. else
  462. return 0xffffffff;
  463. }
  464. static inline u32 pattern_table_get_vref_word(u8 index)
  465. {
  466. if (0 == ((pattern_vref_pattern_table_map[index / 8] >>
  467. (index % 8)) & 1))
  468. return 0x0;
  469. else
  470. return 0xffffffff;
  471. }
  472. static inline u32 pattern_table_get_vref_word16(u8 index)
  473. {
  474. if (0 == pattern_killer_pattern_table_map
  475. [PATTERN_KILLER_PATTERN_TABLE_MAP_ROLE_VICTIM][index * 2] &&
  476. 0 == pattern_killer_pattern_table_map
  477. [PATTERN_KILLER_PATTERN_TABLE_MAP_ROLE_VICTIM][index * 2 + 1])
  478. return 0x00000000;
  479. else if (1 == pattern_killer_pattern_table_map
  480. [PATTERN_KILLER_PATTERN_TABLE_MAP_ROLE_VICTIM][index * 2] &&
  481. 0 == pattern_killer_pattern_table_map
  482. [PATTERN_KILLER_PATTERN_TABLE_MAP_ROLE_VICTIM][index * 2 + 1])
  483. return 0xffff0000;
  484. else if (0 == pattern_killer_pattern_table_map
  485. [PATTERN_KILLER_PATTERN_TABLE_MAP_ROLE_VICTIM][index * 2] &&
  486. 1 == pattern_killer_pattern_table_map
  487. [PATTERN_KILLER_PATTERN_TABLE_MAP_ROLE_VICTIM][index * 2 + 1])
  488. return 0x0000ffff;
  489. else
  490. return 0xffffffff;
  491. }
  492. static inline u32 pattern_table_get_static_pbs_word(u8 index)
  493. {
  494. u16 temp;
  495. temp = ((0x00ff << (index / 3)) & 0xff00) >> 8;
  496. return temp | (temp << 8) | (temp << 16) | (temp << 24);
  497. }
  498. inline u32 pattern_table_get_word(u32 dev_num, enum hws_pattern type, u8 index)
  499. {
  500. u32 pattern;
  501. struct hws_topology_map *tm = ddr3_get_topology_map();
  502. if (DDR3_IS_16BIT_DRAM_MODE(tm->bus_act_mask) == 0) {
  503. /* 32bit patterns */
  504. switch (type) {
  505. case PATTERN_PBS1:
  506. case PATTERN_PBS2:
  507. if (index == 0 || index == 2 || index == 5 ||
  508. index == 7)
  509. pattern = PATTERN_55;
  510. else
  511. pattern = PATTERN_AA;
  512. break;
  513. case PATTERN_PBS3:
  514. if (0 == (index & 1))
  515. pattern = PATTERN_55;
  516. else
  517. pattern = PATTERN_AA;
  518. break;
  519. case PATTERN_RL:
  520. if (index < 6)
  521. pattern = PATTERN_00;
  522. else
  523. pattern = PATTERN_80;
  524. break;
  525. case PATTERN_STATIC_PBS:
  526. pattern = pattern_table_get_static_pbs_word(index);
  527. break;
  528. case PATTERN_KILLER_DQ0:
  529. case PATTERN_KILLER_DQ1:
  530. case PATTERN_KILLER_DQ2:
  531. case PATTERN_KILLER_DQ3:
  532. case PATTERN_KILLER_DQ4:
  533. case PATTERN_KILLER_DQ5:
  534. case PATTERN_KILLER_DQ6:
  535. case PATTERN_KILLER_DQ7:
  536. pattern = pattern_table_get_killer_word(
  537. (u8)(type - PATTERN_KILLER_DQ0), index);
  538. break;
  539. case PATTERN_RL2:
  540. if (index < 6)
  541. pattern = PATTERN_00;
  542. else
  543. pattern = PATTERN_01;
  544. break;
  545. case PATTERN_TEST:
  546. if (index > 1 && index < 6)
  547. pattern = PATTERN_20;
  548. else
  549. pattern = PATTERN_00;
  550. break;
  551. case PATTERN_FULL_SSO0:
  552. case PATTERN_FULL_SSO1:
  553. case PATTERN_FULL_SSO2:
  554. case PATTERN_FULL_SSO3:
  555. pattern = pattern_table_get_sso_word(
  556. (u8)(type - PATTERN_FULL_SSO0), index);
  557. break;
  558. case PATTERN_VREF:
  559. pattern = pattern_table_get_vref_word(index);
  560. break;
  561. default:
  562. pattern = 0;
  563. break;
  564. }
  565. } else {
  566. /* 16bit patterns */
  567. switch (type) {
  568. case PATTERN_PBS1:
  569. case PATTERN_PBS2:
  570. case PATTERN_PBS3:
  571. pattern = PATTERN_55AA;
  572. break;
  573. case PATTERN_RL:
  574. if (index < 3)
  575. pattern = PATTERN_00;
  576. else
  577. pattern = PATTERN_80;
  578. break;
  579. case PATTERN_STATIC_PBS:
  580. pattern = PATTERN_00FF;
  581. break;
  582. case PATTERN_KILLER_DQ0:
  583. case PATTERN_KILLER_DQ1:
  584. case PATTERN_KILLER_DQ2:
  585. case PATTERN_KILLER_DQ3:
  586. case PATTERN_KILLER_DQ4:
  587. case PATTERN_KILLER_DQ5:
  588. case PATTERN_KILLER_DQ6:
  589. case PATTERN_KILLER_DQ7:
  590. pattern = pattern_table_get_killer_word16(
  591. (u8)(type - PATTERN_KILLER_DQ0), index);
  592. break;
  593. case PATTERN_RL2:
  594. if (index < 3)
  595. pattern = PATTERN_00;
  596. else
  597. pattern = PATTERN_01;
  598. break;
  599. case PATTERN_TEST:
  600. pattern = PATTERN_0080;
  601. break;
  602. case PATTERN_FULL_SSO0:
  603. pattern = 0x0000ffff;
  604. break;
  605. case PATTERN_FULL_SSO1:
  606. case PATTERN_FULL_SSO2:
  607. case PATTERN_FULL_SSO3:
  608. pattern = pattern_table_get_sso_word(
  609. (u8)(type - PATTERN_FULL_SSO1), index);
  610. break;
  611. case PATTERN_VREF:
  612. pattern = pattern_table_get_vref_word16(index);
  613. break;
  614. default:
  615. pattern = 0;
  616. break;
  617. }
  618. }
  619. return pattern;
  620. }