tegra20.h 2.9 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091
  1. /*
  2. * (C) Copyright 2010,2011
  3. * NVIDIA Corporation <www.nvidia.com>
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef _TEGRA20_H_
  24. #define _TEGRA20_H_
  25. #define NV_PA_SDRAM_BASE 0x00000000
  26. #define NV_PA_ARM_PERIPHBASE 0x50040000
  27. #define NV_PA_PG_UP_BASE 0x60000000
  28. #define NV_PA_TMRUS_BASE 0x60005010
  29. #define NV_PA_CLK_RST_BASE 0x60006000
  30. #define NV_PA_FLOW_BASE 0x60007000
  31. #define NV_PA_GPIO_BASE 0x6000D000
  32. #define NV_PA_EVP_BASE 0x6000F000
  33. #define NV_PA_APB_MISC_BASE 0x70000000
  34. #define TEGRA20_APB_MISC_GP_BASE (NV_PA_APB_MISC_BASE + 0x0800)
  35. #define NV_PA_APB_UARTA_BASE (NV_PA_APB_MISC_BASE + 0x6000)
  36. #define NV_PA_APB_UARTB_BASE (NV_PA_APB_MISC_BASE + 0x6040)
  37. #define NV_PA_APB_UARTC_BASE (NV_PA_APB_MISC_BASE + 0x6200)
  38. #define NV_PA_APB_UARTD_BASE (NV_PA_APB_MISC_BASE + 0x6300)
  39. #define NV_PA_APB_UARTE_BASE (NV_PA_APB_MISC_BASE + 0x6400)
  40. #define TEGRA20_SPI_BASE (NV_PA_APB_MISC_BASE + 0xC380)
  41. #define TEGRA20_PMC_BASE (NV_PA_APB_MISC_BASE + 0xE400)
  42. #define TEGRA20_FUSE_BASE (NV_PA_APB_MISC_BASE + 0xF800)
  43. #define NV_PA_CSITE_BASE 0x70040000
  44. #define TEGRA_USB1_BASE 0xC5000000
  45. #define TEGRA_USB3_BASE 0xC5008000
  46. #define TEGRA_USB_ADDR_MASK 0xFFFFC000
  47. #define TEGRA20_SDRC_CS0 NV_PA_SDRAM_BASE
  48. #define LOW_LEVEL_SRAM_STACK 0x4000FFFC
  49. #define EARLY_AVP_STACK (NV_PA_SDRAM_BASE + 0x20000)
  50. #define EARLY_CPU_STACK (EARLY_AVP_STACK - 4096)
  51. #define PG_UP_TAG_AVP 0xAAAAAAAA
  52. #ifndef __ASSEMBLY__
  53. struct timerus {
  54. unsigned int cntr_1us;
  55. };
  56. /* Address at which WB code runs, it must not overlap Bootrom's IRAM usage */
  57. #define AP20_WB_RUN_ADDRESS 0x40020000
  58. #define NVBOOTINFOTABLE_BCTSIZE 0x38 /* BCT size in BIT in IRAM */
  59. #define NVBOOTINFOTABLE_BCTPTR 0x3C /* BCT pointer in BIT in IRAM */
  60. #define BCT_ODMDATA_OFFSET 4068 /* 12 bytes from end of BCT */
  61. /* These are the available SKUs (product types) for Tegra */
  62. enum {
  63. SKU_ID_T20 = 0x8,
  64. SKU_ID_T25SE = 0x14,
  65. SKU_ID_AP25 = 0x17,
  66. SKU_ID_T25 = 0x18,
  67. SKU_ID_AP25E = 0x1b,
  68. SKU_ID_T25E = 0x1c,
  69. };
  70. /* These are the SOC categories that affect clocking */
  71. enum {
  72. TEGRA_SOC_T20,
  73. TEGRA_SOC_T25,
  74. TEGRA_SOC_COUNT,
  75. TEGRA_SOC_UNKNOWN = -1,
  76. };
  77. #else /* __ASSEMBLY__ */
  78. #define PRM_RSTCTRL TEGRA20_PMC_BASE
  79. #endif
  80. #endif /* TEGRA20_H */