p2020ds.c 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382
  1. /*
  2. * Copyright 2007-2010 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <command.h>
  24. #include <pci.h>
  25. #include <asm/processor.h>
  26. #include <asm/mmu.h>
  27. #include <asm/cache.h>
  28. #include <asm/immap_85xx.h>
  29. #include <asm/fsl_pci.h>
  30. #include <asm/fsl_ddr_sdram.h>
  31. #include <asm/io.h>
  32. #include <miiphy.h>
  33. #include <libfdt.h>
  34. #include <fdt_support.h>
  35. #include <tsec.h>
  36. #include <asm/fsl_law.h>
  37. #include <asm/mp.h>
  38. #include <netdev.h>
  39. #include "../common/ngpixis.h"
  40. #include "../common/sgmii_riser.h"
  41. DECLARE_GLOBAL_DATA_PTR;
  42. phys_size_t fixed_sdram(void);
  43. int checkboard(void)
  44. {
  45. u8 sw;
  46. puts("Board: P2020DS ");
  47. #ifdef CONFIG_PHYS_64BIT
  48. puts("(36-bit addrmap) ");
  49. #endif
  50. printf("Sys ID: 0x%02x, Sys Ver: 0x%02x, FPGA Ver: 0x%02x, ",
  51. in_8(&pixis->id), in_8(&pixis->arch), in_8(&pixis->scver));
  52. sw = in_8(&PIXIS_SW(PIXIS_LBMAP_SWITCH));
  53. sw = (sw & PIXIS_LBMAP_MASK) >> PIXIS_LBMAP_SHIFT;
  54. if (sw < 0x8)
  55. /* The lower two bits are the actual vbank number */
  56. printf("vBank: %d\n", sw & 3);
  57. else
  58. puts("Promjet\n");
  59. return 0;
  60. }
  61. phys_size_t initdram(int board_type)
  62. {
  63. phys_size_t dram_size = 0;
  64. puts("Initializing....");
  65. #ifdef CONFIG_DDR_SPD
  66. dram_size = fsl_ddr_sdram();
  67. #else
  68. dram_size = fixed_sdram();
  69. if (set_ddr_laws(CONFIG_SYS_DDR_SDRAM_BASE,
  70. dram_size,
  71. LAW_TRGT_IF_DDR) < 0) {
  72. printf("ERROR setting Local Access Windows for DDR\n");
  73. return 0;
  74. };
  75. #endif
  76. dram_size = setup_ddr_tlbs(dram_size / 0x100000);
  77. dram_size *= 0x100000;
  78. puts(" DDR: ");
  79. return dram_size;
  80. }
  81. #if !defined(CONFIG_DDR_SPD)
  82. /*
  83. * Fixed sdram init -- doesn't use serial presence detect.
  84. */
  85. phys_size_t fixed_sdram(void)
  86. {
  87. volatile ccsr_ddr_t *ddr = (ccsr_ddr_t *)CONFIG_SYS_MPC85xx_DDR_ADDR;
  88. uint d_init;
  89. ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
  90. ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
  91. ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
  92. ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1;
  93. ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
  94. ddr->sdram_md_cntl = CONFIG_SYS_DDR_MODE_CTRL;
  95. ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
  96. ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
  97. ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;
  98. ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2;
  99. ddr->ddr_zq_cntl = CONFIG_SYS_DDR_ZQ_CNTL;
  100. ddr->ddr_wrlvl_cntl = CONFIG_SYS_DDR_WRLVL_CNTL;
  101. ddr->ddr_cdr1 = CONFIG_SYS_DDR_CDR1;
  102. ddr->timing_cfg_4 = CONFIG_SYS_DDR_TIMING_4;
  103. ddr->timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5;
  104. if (!strcmp("performance", getenv("perf_mode"))) {
  105. /* Performance Mode Values */
  106. ddr->cs1_config = CONFIG_SYS_DDR_CS1_CONFIG_PERF;
  107. ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS_PERF;
  108. ddr->cs1_bnds = CONFIG_SYS_DDR_CS1_BNDS_PERF;
  109. ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1_PERF;
  110. ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2_PERF;
  111. asm("sync;isync");
  112. udelay(500);
  113. ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL_PERF;
  114. } else {
  115. /* Stable Mode Values */
  116. ddr->cs1_config = CONFIG_SYS_DDR_CS1_CONFIG;
  117. ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
  118. ddr->cs1_bnds = CONFIG_SYS_DDR_CS1_BNDS;
  119. ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
  120. ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
  121. /* ECC will be assumed in stable mode */
  122. ddr->err_int_en = CONFIG_SYS_DDR_ERR_INT_EN;
  123. ddr->err_disable = CONFIG_SYS_DDR_ERR_DIS;
  124. ddr->err_sbe = CONFIG_SYS_DDR_SBE;
  125. asm("sync;isync");
  126. udelay(500);
  127. ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;
  128. }
  129. #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  130. d_init = 1;
  131. debug("DDR - 1st controller: memory initializing\n");
  132. /*
  133. * Poll until memory is initialized.
  134. * 512 Meg at 400 might hit this 200 times or so.
  135. */
  136. while ((ddr->sdram_cfg_2 & (d_init << 4)) != 0)
  137. udelay(1000);
  138. debug("DDR: memory initialized\n\n");
  139. asm("sync; isync");
  140. udelay(500);
  141. #endif
  142. return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
  143. }
  144. #endif
  145. #ifdef CONFIG_PCIE1
  146. static struct pci_controller pcie1_hose;
  147. #endif
  148. #ifdef CONFIG_PCIE2
  149. static struct pci_controller pcie2_hose;
  150. #endif
  151. #ifdef CONFIG_PCIE3
  152. static struct pci_controller pcie3_hose;
  153. #endif
  154. #ifdef CONFIG_PCI
  155. void pci_init_board(void)
  156. {
  157. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  158. struct fsl_pci_info pci_info[3];
  159. u32 devdisr, pordevsr, io_sel;
  160. int first_free_busno = 0;
  161. int num = 0;
  162. int pcie_ep, pcie_configured;
  163. devdisr = in_be32(&gur->devdisr);
  164. pordevsr = in_be32(&gur->pordevsr);
  165. io_sel = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;
  166. debug (" pci_init_board: devdisr=%x, io_sel=%x\n", devdisr, io_sel);
  167. if (!(pordevsr & MPC85xx_PORDEVSR_SGMII2_DIS))
  168. printf("eTSEC2 is in sgmii mode.\n");
  169. if (!(pordevsr & MPC85xx_PORDEVSR_SGMII3_DIS))
  170. printf("eTSEC3 is in sgmii mode.\n");
  171. puts("\n");
  172. #ifdef CONFIG_PCIE2
  173. pcie_configured = is_fsl_pci_cfg(LAW_TRGT_IF_PCIE_2, io_sel);
  174. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE2)) {
  175. SET_STD_PCIE_INFO(pci_info[num], 2);
  176. pcie_ep = fsl_setup_hose(&pcie2_hose, pci_info[num].regs);
  177. printf("PCIE2: connected to ULI as %s (base addr %lx)\n",
  178. pcie_ep ? "Endpoint" : "Root Complex",
  179. pci_info[num].regs);
  180. first_free_busno = fsl_pci_init_port(&pci_info[num++],
  181. &pcie2_hose, first_free_busno);
  182. /*
  183. * The workaround doesn't work on p2020 because the location
  184. * we try and read isn't valid on p2020, fix this later
  185. */
  186. #if 0
  187. /*
  188. * Activate ULI1575 legacy chip by performing a fake
  189. * memory access. Needed to make ULI RTC work.
  190. * Device 1d has the first on-board memory BAR.
  191. */
  192. pci_hose_read_config_dword(hose, PCI_BDF(2, 0x1d, 0),
  193. PCI_BASE_ADDRESS_1, &temp32);
  194. if (temp32 >= CONFIG_SYS_PCIE3_MEM_BUS) {
  195. void *p = pci_mem_to_virt(PCI_BDF(2, 0x1d, 0),
  196. temp32, 4, 0);
  197. debug(" uli1575 read to %p\n", p);
  198. in_be32(p);
  199. }
  200. #endif
  201. } else {
  202. printf("PCIE2: disabled\n");
  203. }
  204. puts("\n");
  205. #else
  206. setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCIE2); /* disable */
  207. #endif
  208. #ifdef CONFIG_PCIE3
  209. pcie_configured = is_fsl_pci_cfg(LAW_TRGT_IF_PCIE_3, io_sel);
  210. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE3)) {
  211. SET_STD_PCIE_INFO(pci_info[num], 3);
  212. pcie_ep = fsl_setup_hose(&pcie3_hose, pci_info[num].regs);
  213. printf("PCIE3: connected to Slot 1 as %s (base addr %lx)\n",
  214. pcie_ep ? "Endpoint" : "Root Complex",
  215. pci_info[num].regs);
  216. first_free_busno = fsl_pci_init_port(&pci_info[num++],
  217. &pcie3_hose, first_free_busno);
  218. } else {
  219. printf("PCIE3: disabled\n");
  220. }
  221. puts("\n");
  222. #else
  223. setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCIE3); /* disable */
  224. #endif
  225. #ifdef CONFIG_PCIE1
  226. pcie_configured = is_fsl_pci_cfg(LAW_TRGT_IF_PCIE_1, io_sel);
  227. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)) {
  228. SET_STD_PCIE_INFO(pci_info[num], 1);
  229. pcie_ep = fsl_setup_hose(&pcie1_hose, pci_info[num].regs);
  230. printf("PCIE1: connected to Slot 2 as %s (base addr %lx)\n",
  231. pcie_ep ? "Endpoint" : "Root Complex",
  232. pci_info[num].regs);
  233. first_free_busno = fsl_pci_init_port(&pci_info[num++],
  234. &pcie1_hose, first_free_busno);
  235. } else {
  236. printf("PCIE1: disabled\n");
  237. }
  238. puts("\n");
  239. #else
  240. setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCIE); /* disable */
  241. #endif
  242. }
  243. #endif
  244. int board_early_init_r(void)
  245. {
  246. const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
  247. const u8 flash_esel = find_tlb_idx((void *)flashbase, 1);
  248. /*
  249. * Remap Boot flash + PROMJET region to caching-inhibited
  250. * so that flash can be erased properly.
  251. */
  252. /* Flush d-cache and invalidate i-cache of any FLASH data */
  253. flush_dcache();
  254. invalidate_icache();
  255. /* invalidate existing TLB entry for flash + promjet */
  256. disable_tlb(flash_esel);
  257. set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS,
  258. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  259. 0, flash_esel, BOOKE_PAGESZ_256M, 1);
  260. return 0;
  261. }
  262. #ifdef CONFIG_TSEC_ENET
  263. int board_eth_init(bd_t *bis)
  264. {
  265. struct tsec_info_struct tsec_info[4];
  266. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  267. int num = 0;
  268. #ifdef CONFIG_TSEC1
  269. SET_STD_TSEC_INFO(tsec_info[num], 1);
  270. num++;
  271. #endif
  272. #ifdef CONFIG_TSEC2
  273. SET_STD_TSEC_INFO(tsec_info[num], 2);
  274. if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII2_DIS))
  275. tsec_info[num].flags |= TSEC_SGMII;
  276. num++;
  277. #endif
  278. #ifdef CONFIG_TSEC3
  279. SET_STD_TSEC_INFO(tsec_info[num], 3);
  280. if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII3_DIS))
  281. tsec_info[num].flags |= TSEC_SGMII;
  282. num++;
  283. #endif
  284. if (!num) {
  285. printf("No TSECs initialized\n");
  286. return 0;
  287. }
  288. #ifdef CONFIG_FSL_SGMII_RISER
  289. fsl_sgmii_riser_init(tsec_info, num);
  290. #endif
  291. tsec_eth_init(bis, tsec_info, num);
  292. return pci_eth_init(bis);
  293. }
  294. #endif
  295. #if defined(CONFIG_OF_BOARD_SETUP)
  296. void ft_board_setup(void *blob, bd_t *bd)
  297. {
  298. phys_addr_t base;
  299. phys_size_t size;
  300. ft_cpu_setup(blob, bd);
  301. base = getenv_bootm_low();
  302. size = getenv_bootm_size();
  303. fdt_fixup_memory(blob, (u64)base, (u64)size);
  304. FT_FSL_PCI_SETUP;
  305. #ifdef CONFIG_FSL_SGMII_RISER
  306. fsl_sgmii_riser_fdt_fixup(blob);
  307. #endif
  308. }
  309. #endif
  310. #ifdef CONFIG_MP
  311. void board_lmb_reserve(struct lmb *lmb)
  312. {
  313. cpu_mp_lmb_reserve(lmb);
  314. }
  315. #endif