soc.c 2.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134
  1. /*
  2. * (C) Copyright 2007
  3. * Sascha Hauer, Pengutronix
  4. *
  5. * (C) Copyright 2009 Freescale Semiconductor, Inc.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <common.h>
  26. #include <asm/arch/imx-regs.h>
  27. #include <asm/arch/clock.h>
  28. #include <asm/errno.h>
  29. #include <asm/io.h>
  30. #ifdef CONFIG_FSL_ESDHC
  31. #include <fsl_esdhc.h>
  32. #endif
  33. #if defined(CONFIG_MX51)
  34. #define CPU_TYPE 0x51000
  35. #else
  36. #error "CPU_TYPE not defined"
  37. #endif
  38. u32 get_cpu_rev(void)
  39. {
  40. int system_rev = CPU_TYPE;
  41. int reg = __raw_readl(ROM_SI_REV);
  42. switch (reg) {
  43. case 0x02:
  44. system_rev |= CHIP_REV_1_1;
  45. break;
  46. case 0x10:
  47. if ((__raw_readl(GPIO1_BASE_ADDR + 0x0) & (0x1 << 22)) == 0)
  48. system_rev |= CHIP_REV_2_5;
  49. else
  50. system_rev |= CHIP_REV_2_0;
  51. break;
  52. case 0x20:
  53. system_rev |= CHIP_REV_3_0;
  54. break;
  55. return system_rev;
  56. default:
  57. system_rev |= CHIP_REV_1_0;
  58. break;
  59. }
  60. return system_rev;
  61. }
  62. #if defined(CONFIG_DISPLAY_CPUINFO)
  63. int print_cpuinfo(void)
  64. {
  65. u32 cpurev;
  66. cpurev = get_cpu_rev();
  67. printf("CPU: Freescale i.MX%x family rev%d.%d at %d MHz\n",
  68. (cpurev & 0xFF000) >> 12,
  69. (cpurev & 0x000F0) >> 4,
  70. (cpurev & 0x0000F) >> 0,
  71. mxc_get_clock(MXC_ARM_CLK) / 1000000);
  72. return 0;
  73. }
  74. #endif
  75. /*
  76. * Initializes on-chip ethernet controllers.
  77. * to override, implement board_eth_init()
  78. */
  79. #if defined(CONFIG_FEC_MXC)
  80. extern int fecmxc_initialize(bd_t *bis);
  81. #endif
  82. int cpu_eth_init(bd_t *bis)
  83. {
  84. int rc = -ENODEV;
  85. #if defined(CONFIG_FEC_MXC)
  86. rc = fecmxc_initialize(bis);
  87. #endif
  88. return rc;
  89. }
  90. #if defined(CONFIG_FEC_MXC)
  91. void imx_get_mac_from_fuse(unsigned char *mac)
  92. {
  93. int i;
  94. struct iim_regs *iim = (struct iim_regs *)IMX_IIM_BASE;
  95. struct fuse_bank *bank = &iim->bank[1];
  96. struct fuse_bank1_regs *fuse =
  97. (struct fuse_bank1_regs *)bank->fuse_regs;
  98. for (i = 0; i < 6; i++)
  99. mac[i] = readl(&fuse->mac_addr[i]) & 0xff;
  100. }
  101. #endif
  102. /*
  103. * Initializes on-chip MMC controllers.
  104. * to override, implement board_mmc_init()
  105. */
  106. int cpu_mmc_init(bd_t *bis)
  107. {
  108. #ifdef CONFIG_FSL_ESDHC
  109. return fsl_esdhc_mmc_init(bis);
  110. #else
  111. return 0;
  112. #endif
  113. }
  114. void reset_cpu(ulong addr)
  115. {
  116. __raw_writew(4, WDOG1_BASE_ADDR);
  117. }