fsl_ddr_gen4.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456
  1. /*
  2. * Copyright 2014-2015 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <asm/io.h>
  8. #include <fsl_ddr_sdram.h>
  9. #include <asm/processor.h>
  10. #include <fsl_immap.h>
  11. #include <fsl_ddr.h>
  12. #include <fsl_errata.h>
  13. #ifdef CONFIG_SYS_FSL_ERRATUM_A008511
  14. static void set_wait_for_bits_clear(void *ptr, u32 value, u32 bits)
  15. {
  16. int timeout = 1000;
  17. ddr_out32(ptr, value);
  18. while (ddr_in32(ptr) & bits) {
  19. udelay(100);
  20. timeout--;
  21. }
  22. if (timeout <= 0)
  23. puts("Error: A007865 wait for clear timeout.\n");
  24. }
  25. #endif /* CONFIG_SYS_FSL_ERRATUM_A008511 */
  26. #if (CONFIG_CHIP_SELECTS_PER_CTRL > 4)
  27. #error Invalid setting for CONFIG_CHIP_SELECTS_PER_CTRL
  28. #endif
  29. /*
  30. * regs has the to-be-set values for DDR controller registers
  31. * ctrl_num is the DDR controller number
  32. * step: 0 goes through the initialization in one pass
  33. * 1 sets registers and returns before enabling controller
  34. * 2 resumes from step 1 and continues to initialize
  35. * Dividing the initialization to two steps to deassert DDR reset signal
  36. * to comply with JEDEC specs for RDIMMs.
  37. */
  38. void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
  39. unsigned int ctrl_num, int step)
  40. {
  41. unsigned int i, bus_width;
  42. struct ccsr_ddr __iomem *ddr;
  43. u32 temp_sdram_cfg;
  44. u32 total_gb_size_per_controller;
  45. int timeout;
  46. #ifdef CONFIG_SYS_FSL_ERRATUM_A008511
  47. u32 temp32, mr6;
  48. u32 vref_seq1[3] = {0x80, 0x96, 0x16}; /* for range 1 */
  49. u32 vref_seq2[3] = {0xc0, 0xf0, 0x70}; /* for range 2 */
  50. u32 *vref_seq = vref_seq1;
  51. #endif
  52. #ifdef CONFIG_FSL_DDR_BIST
  53. u32 mtcr, err_detect, err_sbe;
  54. u32 cs0_bnds, cs1_bnds, cs2_bnds, cs3_bnds, cs0_config;
  55. #endif
  56. #ifdef CONFIG_FSL_DDR_BIST
  57. char buffer[CONFIG_SYS_CBSIZE];
  58. #endif
  59. switch (ctrl_num) {
  60. case 0:
  61. ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR;
  62. break;
  63. #if defined(CONFIG_SYS_FSL_DDR2_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 1)
  64. case 1:
  65. ddr = (void *)CONFIG_SYS_FSL_DDR2_ADDR;
  66. break;
  67. #endif
  68. #if defined(CONFIG_SYS_FSL_DDR3_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 2)
  69. case 2:
  70. ddr = (void *)CONFIG_SYS_FSL_DDR3_ADDR;
  71. break;
  72. #endif
  73. #if defined(CONFIG_SYS_FSL_DDR4_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 3)
  74. case 3:
  75. ddr = (void *)CONFIG_SYS_FSL_DDR4_ADDR;
  76. break;
  77. #endif
  78. default:
  79. printf("%s unexpected ctrl_num = %u\n", __func__, ctrl_num);
  80. return;
  81. }
  82. if (step == 2)
  83. goto step2;
  84. if (regs->ddr_eor)
  85. ddr_out32(&ddr->eor, regs->ddr_eor);
  86. ddr_out32(&ddr->sdram_clk_cntl, regs->ddr_sdram_clk_cntl);
  87. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  88. if (i == 0) {
  89. ddr_out32(&ddr->cs0_bnds, regs->cs[i].bnds);
  90. ddr_out32(&ddr->cs0_config, regs->cs[i].config);
  91. ddr_out32(&ddr->cs0_config_2, regs->cs[i].config_2);
  92. } else if (i == 1) {
  93. ddr_out32(&ddr->cs1_bnds, regs->cs[i].bnds);
  94. ddr_out32(&ddr->cs1_config, regs->cs[i].config);
  95. ddr_out32(&ddr->cs1_config_2, regs->cs[i].config_2);
  96. } else if (i == 2) {
  97. ddr_out32(&ddr->cs2_bnds, regs->cs[i].bnds);
  98. ddr_out32(&ddr->cs2_config, regs->cs[i].config);
  99. ddr_out32(&ddr->cs2_config_2, regs->cs[i].config_2);
  100. } else if (i == 3) {
  101. ddr_out32(&ddr->cs3_bnds, regs->cs[i].bnds);
  102. ddr_out32(&ddr->cs3_config, regs->cs[i].config);
  103. ddr_out32(&ddr->cs3_config_2, regs->cs[i].config_2);
  104. }
  105. }
  106. ddr_out32(&ddr->timing_cfg_3, regs->timing_cfg_3);
  107. ddr_out32(&ddr->timing_cfg_0, regs->timing_cfg_0);
  108. ddr_out32(&ddr->timing_cfg_1, regs->timing_cfg_1);
  109. ddr_out32(&ddr->timing_cfg_2, regs->timing_cfg_2);
  110. ddr_out32(&ddr->timing_cfg_4, regs->timing_cfg_4);
  111. ddr_out32(&ddr->timing_cfg_5, regs->timing_cfg_5);
  112. ddr_out32(&ddr->timing_cfg_6, regs->timing_cfg_6);
  113. ddr_out32(&ddr->timing_cfg_7, regs->timing_cfg_7);
  114. ddr_out32(&ddr->timing_cfg_8, regs->timing_cfg_8);
  115. ddr_out32(&ddr->timing_cfg_9, regs->timing_cfg_9);
  116. ddr_out32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl);
  117. ddr_out32(&ddr->dq_map_0, regs->dq_map_0);
  118. ddr_out32(&ddr->dq_map_1, regs->dq_map_1);
  119. ddr_out32(&ddr->dq_map_2, regs->dq_map_2);
  120. ddr_out32(&ddr->dq_map_3, regs->dq_map_3);
  121. ddr_out32(&ddr->sdram_cfg_3, regs->ddr_sdram_cfg_3);
  122. ddr_out32(&ddr->sdram_mode, regs->ddr_sdram_mode);
  123. ddr_out32(&ddr->sdram_mode_2, regs->ddr_sdram_mode_2);
  124. ddr_out32(&ddr->sdram_mode_3, regs->ddr_sdram_mode_3);
  125. ddr_out32(&ddr->sdram_mode_4, regs->ddr_sdram_mode_4);
  126. ddr_out32(&ddr->sdram_mode_5, regs->ddr_sdram_mode_5);
  127. ddr_out32(&ddr->sdram_mode_6, regs->ddr_sdram_mode_6);
  128. ddr_out32(&ddr->sdram_mode_7, regs->ddr_sdram_mode_7);
  129. ddr_out32(&ddr->sdram_mode_8, regs->ddr_sdram_mode_8);
  130. ddr_out32(&ddr->sdram_mode_9, regs->ddr_sdram_mode_9);
  131. ddr_out32(&ddr->sdram_mode_10, regs->ddr_sdram_mode_10);
  132. ddr_out32(&ddr->sdram_mode_11, regs->ddr_sdram_mode_11);
  133. ddr_out32(&ddr->sdram_mode_12, regs->ddr_sdram_mode_12);
  134. ddr_out32(&ddr->sdram_mode_13, regs->ddr_sdram_mode_13);
  135. ddr_out32(&ddr->sdram_mode_14, regs->ddr_sdram_mode_14);
  136. ddr_out32(&ddr->sdram_mode_15, regs->ddr_sdram_mode_15);
  137. ddr_out32(&ddr->sdram_mode_16, regs->ddr_sdram_mode_16);
  138. ddr_out32(&ddr->sdram_md_cntl, regs->ddr_sdram_md_cntl);
  139. ddr_out32(&ddr->sdram_interval, regs->ddr_sdram_interval);
  140. ddr_out32(&ddr->sdram_data_init, regs->ddr_data_init);
  141. ddr_out32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl);
  142. #ifndef CONFIG_SYS_FSL_DDR_EMU
  143. /*
  144. * Skip these two registers if running on emulator
  145. * because emulator doesn't have skew between bytes.
  146. */
  147. if (regs->ddr_wrlvl_cntl_2)
  148. ddr_out32(&ddr->ddr_wrlvl_cntl_2, regs->ddr_wrlvl_cntl_2);
  149. if (regs->ddr_wrlvl_cntl_3)
  150. ddr_out32(&ddr->ddr_wrlvl_cntl_3, regs->ddr_wrlvl_cntl_3);
  151. #endif
  152. ddr_out32(&ddr->ddr_sr_cntr, regs->ddr_sr_cntr);
  153. ddr_out32(&ddr->ddr_sdram_rcw_1, regs->ddr_sdram_rcw_1);
  154. ddr_out32(&ddr->ddr_sdram_rcw_2, regs->ddr_sdram_rcw_2);
  155. ddr_out32(&ddr->ddr_sdram_rcw_3, regs->ddr_sdram_rcw_3);
  156. ddr_out32(&ddr->ddr_sdram_rcw_4, regs->ddr_sdram_rcw_4);
  157. ddr_out32(&ddr->ddr_sdram_rcw_5, regs->ddr_sdram_rcw_5);
  158. ddr_out32(&ddr->ddr_sdram_rcw_6, regs->ddr_sdram_rcw_6);
  159. ddr_out32(&ddr->ddr_cdr1, regs->ddr_cdr1);
  160. #ifdef CONFIG_DEEP_SLEEP
  161. if (is_warm_boot()) {
  162. ddr_out32(&ddr->sdram_cfg_2,
  163. regs->ddr_sdram_cfg_2 & ~SDRAM_CFG2_D_INIT);
  164. ddr_out32(&ddr->init_addr, CONFIG_SYS_SDRAM_BASE);
  165. ddr_out32(&ddr->init_ext_addr, DDR_INIT_ADDR_EXT_UIA);
  166. /* DRAM VRef will not be trained */
  167. ddr_out32(&ddr->ddr_cdr2,
  168. regs->ddr_cdr2 & ~DDR_CDR2_VREF_TRAIN_EN);
  169. } else
  170. #endif
  171. {
  172. ddr_out32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2);
  173. ddr_out32(&ddr->init_addr, regs->ddr_init_addr);
  174. ddr_out32(&ddr->init_ext_addr, regs->ddr_init_ext_addr);
  175. ddr_out32(&ddr->ddr_cdr2, regs->ddr_cdr2);
  176. }
  177. ddr_out32(&ddr->err_disable, regs->err_disable);
  178. ddr_out32(&ddr->err_int_en, regs->err_int_en);
  179. for (i = 0; i < 32; i++) {
  180. if (regs->debug[i]) {
  181. debug("Write to debug_%d as %08x\n",
  182. i+1, regs->debug[i]);
  183. ddr_out32(&ddr->debug[i], regs->debug[i]);
  184. }
  185. }
  186. #ifdef CONFIG_SYS_FSL_ERRATUM_A008378
  187. /* Erratum applies when accumulated ECC is used, or DBI is enabled */
  188. #define IS_ACC_ECC_EN(v) ((v) & 0x4)
  189. #define IS_DBI(v) ((((v) >> 12) & 0x3) == 0x2)
  190. if (has_erratum_a008378()) {
  191. if (IS_ACC_ECC_EN(regs->ddr_sdram_cfg) ||
  192. IS_DBI(regs->ddr_sdram_cfg_3))
  193. ddr_setbits32(&ddr->debug[28], 0x9 << 20);
  194. }
  195. #endif
  196. #ifdef CONFIG_SYS_FSL_ERRATUM_A008511
  197. /* Part 1 of 2 */
  198. /* This erraum only applies to verion 5.2.0 */
  199. if (fsl_ddr_get_version(ctrl_num) == 0x50200) {
  200. /* Disable DRAM VRef training */
  201. ddr_out32(&ddr->ddr_cdr2,
  202. regs->ddr_cdr2 & ~DDR_CDR2_VREF_TRAIN_EN);
  203. /* Disable deskew */
  204. ddr_out32(&ddr->debug[28], 0x400);
  205. /* Disable D_INIT */
  206. ddr_out32(&ddr->sdram_cfg_2,
  207. regs->ddr_sdram_cfg_2 & ~SDRAM_CFG2_D_INIT);
  208. ddr_out32(&ddr->debug[25], 0x9000);
  209. }
  210. #endif
  211. /*
  212. * For RDIMMs, JEDEC spec requires clocks to be stable before reset is
  213. * deasserted. Clocks start when any chip select is enabled and clock
  214. * control register is set. Because all DDR components are connected to
  215. * one reset signal, this needs to be done in two steps. Step 1 is to
  216. * get the clocks started. Step 2 resumes after reset signal is
  217. * deasserted.
  218. */
  219. if (step == 1) {
  220. udelay(200);
  221. return;
  222. }
  223. step2:
  224. /* Set, but do not enable the memory */
  225. temp_sdram_cfg = regs->ddr_sdram_cfg;
  226. temp_sdram_cfg &= ~(SDRAM_CFG_MEM_EN);
  227. ddr_out32(&ddr->sdram_cfg, temp_sdram_cfg);
  228. /*
  229. * 500 painful micro-seconds must elapse between
  230. * the DDR clock setup and the DDR config enable.
  231. * DDR2 need 200 us, and DDR3 need 500 us from spec,
  232. * we choose the max, that is 500 us for all of case.
  233. */
  234. udelay(500);
  235. mb();
  236. isb();
  237. #ifdef CONFIG_DEEP_SLEEP
  238. if (is_warm_boot()) {
  239. /* enter self-refresh */
  240. temp_sdram_cfg = ddr_in32(&ddr->sdram_cfg_2);
  241. temp_sdram_cfg |= SDRAM_CFG2_FRC_SR;
  242. ddr_out32(&ddr->sdram_cfg_2, temp_sdram_cfg);
  243. /* do board specific memory setup */
  244. board_mem_sleep_setup();
  245. temp_sdram_cfg = (ddr_in32(&ddr->sdram_cfg) | SDRAM_CFG_BI);
  246. } else
  247. #endif
  248. temp_sdram_cfg = ddr_in32(&ddr->sdram_cfg) & ~SDRAM_CFG_BI;
  249. /* Let the controller go */
  250. ddr_out32(&ddr->sdram_cfg, temp_sdram_cfg | SDRAM_CFG_MEM_EN);
  251. mb();
  252. isb();
  253. #ifdef CONFIG_SYS_FSL_ERRATUM_A008511
  254. /* Part 2 of 2 */
  255. /* This erraum only applies to verion 5.2.0 */
  256. if (fsl_ddr_get_version(ctrl_num) == 0x50200) {
  257. /* Wait for idle */
  258. timeout = 40;
  259. while (!(ddr_in32(&ddr->debug[1]) & 0x2) &&
  260. (timeout > 0)) {
  261. udelay(1000);
  262. timeout--;
  263. }
  264. if (timeout <= 0) {
  265. printf("Controler %d timeout, debug_2 = %x\n",
  266. ctrl_num, ddr_in32(&ddr->debug[1]));
  267. }
  268. /* The vref setting sequence is different for range 2 */
  269. if (regs->ddr_cdr2 & DDR_CDR2_VREF_RANGE_2)
  270. vref_seq = vref_seq2;
  271. /* Set VREF */
  272. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  273. if (!(regs->cs[i].config & SDRAM_CS_CONFIG_EN))
  274. continue;
  275. mr6 = (regs->ddr_sdram_mode_10 >> 16) |
  276. MD_CNTL_MD_EN |
  277. MD_CNTL_CS_SEL(i) |
  278. MD_CNTL_MD_SEL(6) |
  279. 0x00200000;
  280. temp32 = mr6 | vref_seq[0];
  281. set_wait_for_bits_clear(&ddr->sdram_md_cntl,
  282. temp32, MD_CNTL_MD_EN);
  283. udelay(1);
  284. debug("MR6 = 0x%08x\n", temp32);
  285. temp32 = mr6 | vref_seq[1];
  286. set_wait_for_bits_clear(&ddr->sdram_md_cntl,
  287. temp32, MD_CNTL_MD_EN);
  288. udelay(1);
  289. debug("MR6 = 0x%08x\n", temp32);
  290. temp32 = mr6 | vref_seq[2];
  291. set_wait_for_bits_clear(&ddr->sdram_md_cntl,
  292. temp32, MD_CNTL_MD_EN);
  293. udelay(1);
  294. debug("MR6 = 0x%08x\n", temp32);
  295. }
  296. ddr_out32(&ddr->sdram_md_cntl, 0);
  297. ddr_out32(&ddr->debug[28], 0); /* Enable deskew */
  298. ddr_out32(&ddr->debug[1], 0x400); /* restart deskew */
  299. /* wait for idle */
  300. timeout = 40;
  301. while (!(ddr_in32(&ddr->debug[1]) & 0x2) &&
  302. (timeout > 0)) {
  303. udelay(1000);
  304. timeout--;
  305. }
  306. if (timeout <= 0) {
  307. printf("Controler %d timeout, debug_2 = %x\n",
  308. ctrl_num, ddr_in32(&ddr->debug[1]));
  309. }
  310. /* Restore D_INIT */
  311. ddr_out32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2);
  312. }
  313. #endif /* CONFIG_SYS_FSL_ERRATUM_A008511 */
  314. total_gb_size_per_controller = 0;
  315. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  316. if (!(regs->cs[i].config & 0x80000000))
  317. continue;
  318. total_gb_size_per_controller += 1 << (
  319. ((regs->cs[i].config >> 14) & 0x3) + 2 +
  320. ((regs->cs[i].config >> 8) & 0x7) + 12 +
  321. ((regs->cs[i].config >> 4) & 0x3) + 0 +
  322. ((regs->cs[i].config >> 0) & 0x7) + 8 +
  323. 3 - ((regs->ddr_sdram_cfg >> 19) & 0x3) -
  324. 26); /* minus 26 (count of 64M) */
  325. }
  326. if (fsl_ddr_get_intl3r() & 0x80000000) /* 3-way interleaving */
  327. total_gb_size_per_controller *= 3;
  328. else if (regs->cs[0].config & 0x20000000) /* 2-way interleaving */
  329. total_gb_size_per_controller <<= 1;
  330. /*
  331. * total memory / bus width = transactions needed
  332. * transactions needed / data rate = seconds
  333. * to add plenty of buffer, double the time
  334. * For example, 2GB on 666MT/s 64-bit bus takes about 402ms
  335. * Let's wait for 800ms
  336. */
  337. bus_width = 3 - ((ddr_in32(&ddr->sdram_cfg) & SDRAM_CFG_DBW_MASK)
  338. >> SDRAM_CFG_DBW_SHIFT);
  339. timeout = ((total_gb_size_per_controller << (6 - bus_width)) * 100 /
  340. (get_ddr_freq(ctrl_num) >> 20)) << 2;
  341. total_gb_size_per_controller >>= 4; /* shift down to gb size */
  342. debug("total %d GB\n", total_gb_size_per_controller);
  343. debug("Need to wait up to %d * 10ms\n", timeout);
  344. /* Poll DDR_SDRAM_CFG_2[D_INIT] bit until auto-data init is done. */
  345. while ((ddr_in32(&ddr->sdram_cfg_2) & SDRAM_CFG2_D_INIT) &&
  346. (timeout >= 0)) {
  347. udelay(10000); /* throttle polling rate */
  348. timeout--;
  349. }
  350. if (timeout <= 0)
  351. printf("Waiting for D_INIT timeout. Memory may not work.\n");
  352. #ifdef CONFIG_DEEP_SLEEP
  353. if (is_warm_boot()) {
  354. /* exit self-refresh */
  355. temp_sdram_cfg = ddr_in32(&ddr->sdram_cfg_2);
  356. temp_sdram_cfg &= ~SDRAM_CFG2_FRC_SR;
  357. ddr_out32(&ddr->sdram_cfg_2, temp_sdram_cfg);
  358. }
  359. #endif
  360. #ifdef CONFIG_FSL_DDR_BIST
  361. #define BIST_PATTERN1 0xFFFFFFFF
  362. #define BIST_PATTERN2 0x0
  363. #define BIST_CR 0x80010000
  364. #define BIST_CR_EN 0x80000000
  365. #define BIST_CR_STAT 0x00000001
  366. #define CTLR_INTLV_MASK 0x20000000
  367. /* Perform build-in test on memory. Three-way interleaving is not yet
  368. * supported by this code. */
  369. if (getenv_f("ddr_bist", buffer, CONFIG_SYS_CBSIZE) >= 0) {
  370. puts("Running BIST test. This will take a while...");
  371. cs0_config = ddr_in32(&ddr->cs0_config);
  372. cs0_bnds = ddr_in32(&ddr->cs0_bnds);
  373. cs1_bnds = ddr_in32(&ddr->cs1_bnds);
  374. cs2_bnds = ddr_in32(&ddr->cs2_bnds);
  375. cs3_bnds = ddr_in32(&ddr->cs3_bnds);
  376. if (cs0_config & CTLR_INTLV_MASK) {
  377. /* set bnds to non-interleaving */
  378. ddr_out32(&ddr->cs0_bnds, (cs0_bnds & 0xfffefffe) >> 1);
  379. ddr_out32(&ddr->cs1_bnds, (cs1_bnds & 0xfffefffe) >> 1);
  380. ddr_out32(&ddr->cs2_bnds, (cs2_bnds & 0xfffefffe) >> 1);
  381. ddr_out32(&ddr->cs3_bnds, (cs3_bnds & 0xfffefffe) >> 1);
  382. }
  383. ddr_out32(&ddr->mtp1, BIST_PATTERN1);
  384. ddr_out32(&ddr->mtp2, BIST_PATTERN1);
  385. ddr_out32(&ddr->mtp3, BIST_PATTERN2);
  386. ddr_out32(&ddr->mtp4, BIST_PATTERN2);
  387. ddr_out32(&ddr->mtp5, BIST_PATTERN1);
  388. ddr_out32(&ddr->mtp6, BIST_PATTERN1);
  389. ddr_out32(&ddr->mtp7, BIST_PATTERN2);
  390. ddr_out32(&ddr->mtp8, BIST_PATTERN2);
  391. ddr_out32(&ddr->mtp9, BIST_PATTERN1);
  392. ddr_out32(&ddr->mtp10, BIST_PATTERN2);
  393. mtcr = BIST_CR;
  394. ddr_out32(&ddr->mtcr, mtcr);
  395. timeout = 100;
  396. while (timeout > 0 && (mtcr & BIST_CR_EN)) {
  397. mdelay(1000);
  398. timeout--;
  399. mtcr = ddr_in32(&ddr->mtcr);
  400. }
  401. if (timeout <= 0)
  402. puts("Timeout\n");
  403. else
  404. puts("Done\n");
  405. err_detect = ddr_in32(&ddr->err_detect);
  406. err_sbe = ddr_in32(&ddr->err_sbe);
  407. if (mtcr & BIST_CR_STAT) {
  408. printf("BIST test failed on controller %d.\n",
  409. ctrl_num);
  410. }
  411. if (err_detect || (err_sbe & 0xffff)) {
  412. printf("ECC error detected on controller %d.\n",
  413. ctrl_num);
  414. }
  415. if (cs0_config & CTLR_INTLV_MASK) {
  416. /* restore bnds registers */
  417. ddr_out32(&ddr->cs0_bnds, cs0_bnds);
  418. ddr_out32(&ddr->cs1_bnds, cs1_bnds);
  419. ddr_out32(&ddr->cs2_bnds, cs2_bnds);
  420. ddr_out32(&ddr->cs3_bnds, cs3_bnds);
  421. }
  422. }
  423. #endif
  424. }