|
@@ -81,7 +81,7 @@
|
|
|
#define TBSCR_TBIRQ2 0x0400 /* Time Base Interrupt Request 2 */
|
|
|
#define TBSCR_TBIRQ1 0x0200 /* Time Base Interrupt Request 1 */
|
|
|
#define TBSCR_TBIRQ0 0x0100 /* Time Base Interrupt Request 0 */
|
|
|
-#if 0 /* already in asm/8xx_immap.h */
|
|
|
+#if 0 /* already in asm/immap_8xx.h */
|
|
|
#define TBSCR_REFA 0x0080 /* Reference Interrupt Status A */
|
|
|
#define TBSCR_REFB 0x0040 /* Reference Interrupt Status B */
|
|
|
#define TBSCR_REFAE 0x0008 /* Second Interrupt Enable A */
|
|
@@ -95,7 +95,7 @@
|
|
|
*/
|
|
|
#undef PISCR_PIRQ /* TBD */
|
|
|
#define PISCR_PITF 0x0002 /* Periodic Interrupt Timer Freeze */
|
|
|
-#if 0 /* already in asm/8xx_immap.h */
|
|
|
+#if 0 /* already in asm/immap_8xx.h */
|
|
|
#define PISCR_PS 0x0080 /* Periodic interrupt Status */
|
|
|
#define PISCR_PIE 0x0004 /* Periodic Interrupt Enable */
|
|
|
#define PISCR_PTE 0x0001 /* Periodic Timer Enable */
|