|
@@ -377,12 +377,14 @@ struct vcores_data dra752_volts = {
|
|
|
.eve.efuse.reg_bits = DRA752_EFUSE_REGBITS,
|
|
|
.eve.addr = TPS659038_REG_ADDR_SMPS45,
|
|
|
.eve.pmic = &tps659038,
|
|
|
+ .eve.abb_tx_done_mask = OMAP_ABB_EVE_TXDONE_MASK,
|
|
|
|
|
|
.gpu.value = VDD_GPU_DRA752,
|
|
|
.gpu.efuse.reg = STD_FUSE_OPP_VMIN_GPU_NOM,
|
|
|
.gpu.efuse.reg_bits = DRA752_EFUSE_REGBITS,
|
|
|
.gpu.addr = TPS659038_REG_ADDR_SMPS6,
|
|
|
.gpu.pmic = &tps659038,
|
|
|
+ .gpu.abb_tx_done_mask = OMAP_ABB_GPU_TXDONE_MASK,
|
|
|
|
|
|
.core.value = VDD_CORE_DRA752,
|
|
|
.core.efuse.reg = STD_FUSE_OPP_VMIN_CORE_NOM,
|
|
@@ -395,6 +397,7 @@ struct vcores_data dra752_volts = {
|
|
|
.iva.efuse.reg_bits = DRA752_EFUSE_REGBITS,
|
|
|
.iva.addr = TPS659038_REG_ADDR_SMPS8,
|
|
|
.iva.pmic = &tps659038,
|
|
|
+ .iva.abb_tx_done_mask = OMAP_ABB_IVA_TXDONE_MASK,
|
|
|
};
|
|
|
|
|
|
struct vcores_data dra722_volts = {
|
|
@@ -420,18 +423,21 @@ struct vcores_data dra722_volts = {
|
|
|
.gpu.efuse.reg_bits = DRA752_EFUSE_REGBITS,
|
|
|
.gpu.addr = TPS65917_REG_ADDR_SMPS3,
|
|
|
.gpu.pmic = &tps659038,
|
|
|
+ .gpu.abb_tx_done_mask = OMAP_ABB_GPU_TXDONE_MASK,
|
|
|
|
|
|
.eve.value = VDD_EVE_DRA72x,
|
|
|
.eve.efuse.reg = STD_FUSE_OPP_VMIN_DSPEVE_NOM,
|
|
|
.eve.efuse.reg_bits = DRA752_EFUSE_REGBITS,
|
|
|
.eve.addr = TPS65917_REG_ADDR_SMPS3,
|
|
|
.eve.pmic = &tps659038,
|
|
|
+ .eve.abb_tx_done_mask = OMAP_ABB_EVE_TXDONE_MASK,
|
|
|
|
|
|
.iva.value = VDD_IVA_DRA72x,
|
|
|
.iva.efuse.reg = STD_FUSE_OPP_VMIN_IVA_NOM,
|
|
|
.iva.efuse.reg_bits = DRA752_EFUSE_REGBITS,
|
|
|
.iva.addr = TPS65917_REG_ADDR_SMPS3,
|
|
|
.iva.pmic = &tps659038,
|
|
|
+ .iva.abb_tx_done_mask = OMAP_ABB_IVA_TXDONE_MASK,
|
|
|
};
|
|
|
|
|
|
/*
|