|
@@ -45,7 +45,6 @@
|
|
#define CQSPI_INST_TYPE_QUAD (2)
|
|
#define CQSPI_INST_TYPE_QUAD (2)
|
|
|
|
|
|
#define CQSPI_STIG_DATA_LEN_MAX (8)
|
|
#define CQSPI_STIG_DATA_LEN_MAX (8)
|
|
-#define CQSPI_INDIRECTTRIGGER_ADDR_MASK (0xFFFFF)
|
|
|
|
|
|
|
|
#define CQSPI_DUMMY_CLKS_PER_BYTE (8)
|
|
#define CQSPI_DUMMY_CLKS_PER_BYTE (8)
|
|
#define CQSPI_DUMMY_BYTES_MAX (4)
|
|
#define CQSPI_DUMMY_BYTES_MAX (4)
|
|
@@ -573,7 +572,7 @@ int cadence_qspi_apb_indirect_read_setup(struct cadence_spi_platdata *plat,
|
|
addr_bytes = cmdlen - 1;
|
|
addr_bytes = cmdlen - 1;
|
|
|
|
|
|
/* Setup the indirect trigger address */
|
|
/* Setup the indirect trigger address */
|
|
- writel(((u32)plat->ahbbase & CQSPI_INDIRECTTRIGGER_ADDR_MASK),
|
|
|
|
|
|
+ writel((u32)plat->ahbbase,
|
|
plat->regbase + CQSPI_REG_INDIRECTTRIGGER);
|
|
plat->regbase + CQSPI_REG_INDIRECTTRIGGER);
|
|
|
|
|
|
/* Configure the opcode */
|
|
/* Configure the opcode */
|
|
@@ -714,7 +713,7 @@ int cadence_qspi_apb_indirect_write_setup(struct cadence_spi_platdata *plat,
|
|
return -EINVAL;
|
|
return -EINVAL;
|
|
}
|
|
}
|
|
/* Setup the indirect trigger address */
|
|
/* Setup the indirect trigger address */
|
|
- writel(((u32)plat->ahbbase & CQSPI_INDIRECTTRIGGER_ADDR_MASK),
|
|
|
|
|
|
+ writel((u32)plat->ahbbase,
|
|
plat->regbase + CQSPI_REG_INDIRECTTRIGGER);
|
|
plat->regbase + CQSPI_REG_INDIRECTTRIGGER);
|
|
|
|
|
|
/* Configure the opcode */
|
|
/* Configure the opcode */
|