|
@@ -405,9 +405,10 @@ struct cspi_regs {
|
|
|
#define MXC_CSPICTRL_CHAN 18
|
|
|
|
|
|
/* Bit position inside CON register to be associated with SS */
|
|
|
-#define MXC_CSPICON_POL 4
|
|
|
-#define MXC_CSPICON_PHA 0
|
|
|
-#define MXC_CSPICON_SSPOL 12
|
|
|
+#define MXC_CSPICON_PHA 0 /* SCLK phase control */
|
|
|
+#define MXC_CSPICON_POL 4 /* SCLK polarity */
|
|
|
+#define MXC_CSPICON_SSPOL 12 /* SS polarity */
|
|
|
+#define MXC_CSPICON_CTL 20 /* inactive state of SCLK */
|
|
|
#ifdef CONFIG_MX6SL
|
|
|
#define MXC_SPI_BASE_ADDRESSES \
|
|
|
ECSPI1_BASE_ADDR, \
|