|
@@ -21,19 +21,75 @@
|
|
|
#define CONFIG_NAND_FSL_IFC
|
|
|
|
|
|
#ifdef CONFIG_SDCARD
|
|
|
-#define CONFIG_RAMBOOT_SDCARD
|
|
|
-#define CONFIG_SYS_TEXT_BASE 0x11000000
|
|
|
-#define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc
|
|
|
+#define CONFIG_SPL
|
|
|
+#define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
|
|
|
+#define CONFIG_SPL_DRIVERS_MISC_SUPPORT
|
|
|
+#define CONFIG_SPL_ENV_SUPPORT
|
|
|
+#define CONFIG_SPL_SERIAL_SUPPORT
|
|
|
+#define CONFIG_SPL_MMC_SUPPORT
|
|
|
+#define CONFIG_SPL_MMC_MINIMAL
|
|
|
+#define CONFIG_SPL_FLUSH_IMAGE
|
|
|
+#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
|
|
|
+#define CONFIG_SPL_LIBGENERIC_SUPPORT
|
|
|
+#define CONFIG_SPL_LIBCOMMON_SUPPORT
|
|
|
+#define CONFIG_SPL_I2C_SUPPORT
|
|
|
+#define CONFIG_FSL_LAW /* Use common FSL init code */
|
|
|
+#define CONFIG_SYS_TEXT_BASE 0x11001000
|
|
|
+#define CONFIG_SPL_TEXT_BASE 0xD0001000
|
|
|
+#define CONFIG_SPL_PAD_TO 0x18000
|
|
|
+#define CONFIG_SPL_MAX_SIZE (96 * 1024)
|
|
|
+#define CONFIG_SYS_MMC_U_BOOT_SIZE (512 << 10)
|
|
|
+#define CONFIG_SYS_MMC_U_BOOT_DST (0x11000000)
|
|
|
+#define CONFIG_SYS_MMC_U_BOOT_START (0x11000000)
|
|
|
+#define CONFIG_SYS_MMC_U_BOOT_OFFS (96 << 10)
|
|
|
+#define CONFIG_SYS_MPC85XX_NO_RESETVEC
|
|
|
+#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
|
|
|
+#define CONFIG_SPL_MMC_BOOT
|
|
|
+#ifdef CONFIG_SPL_BUILD
|
|
|
+#define CONFIG_SPL_COMMON_INIT_DDR
|
|
|
+#endif
|
|
|
#endif
|
|
|
|
|
|
#ifdef CONFIG_SPIFLASH
|
|
|
+#ifdef CONFIG_SECURE_BOOT
|
|
|
#define CONFIG_RAMBOOT_SPIFLASH
|
|
|
#define CONFIG_SYS_TEXT_BASE 0x11000000
|
|
|
-#define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc
|
|
|
+#define CONFIG_RESET_VECTOR_ADDRESS 0x1107fffc
|
|
|
+#else
|
|
|
+#define CONFIG_SPL
|
|
|
+#define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
|
|
|
+#define CONFIG_SPL_DRIVERS_MISC_SUPPORT
|
|
|
+#define CONFIG_SPL_ENV_SUPPORT
|
|
|
+#define CONFIG_SPL_SERIAL_SUPPORT
|
|
|
+#define CONFIG_SPL_SPI_SUPPORT
|
|
|
+#define CONFIG_SPL_SPI_FLASH_SUPPORT
|
|
|
+#define CONFIG_SPL_SPI_FLASH_MINIMAL
|
|
|
+#define CONFIG_SPL_FLUSH_IMAGE
|
|
|
+#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
|
|
|
+#define CONFIG_SPL_LIBGENERIC_SUPPORT
|
|
|
+#define CONFIG_SPL_LIBCOMMON_SUPPORT
|
|
|
+#define CONFIG_SPL_I2C_SUPPORT
|
|
|
+#define CONFIG_FSL_LAW /* Use common FSL init code */
|
|
|
+#define CONFIG_SYS_TEXT_BASE 0x11001000
|
|
|
+#define CONFIG_SPL_TEXT_BASE 0xD0001000
|
|
|
+#define CONFIG_SPL_PAD_TO 0x18000
|
|
|
+#define CONFIG_SPL_MAX_SIZE (96 * 1024)
|
|
|
+#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (512 << 10)
|
|
|
+#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x11000000)
|
|
|
+#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x11000000)
|
|
|
+#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (96 << 10)
|
|
|
+#define CONFIG_SYS_MPC85XX_NO_RESETVEC
|
|
|
+#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
|
|
|
+#define CONFIG_SPL_SPI_BOOT
|
|
|
+#ifdef CONFIG_SPL_BUILD
|
|
|
+#define CONFIG_SPL_COMMON_INIT_DDR
|
|
|
+#endif
|
|
|
+#endif
|
|
|
#endif
|
|
|
|
|
|
#ifdef CONFIG_NAND
|
|
|
#define CONFIG_SPL
|
|
|
+#ifdef CONFIG_SECURE_BOOT
|
|
|
#define CONFIG_SPL_INIT_MINIMAL
|
|
|
#define CONFIG_SPL_SERIAL_SUPPORT
|
|
|
#define CONFIG_SPL_NAND_SUPPORT
|
|
@@ -51,8 +107,48 @@
|
|
|
#define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
|
|
|
#define CONFIG_SYS_NAND_U_BOOT_OFFS 0
|
|
|
#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
|
|
|
+#else
|
|
|
+#define CONFIG_TPL
|
|
|
+#ifdef CONFIG_TPL_BUILD
|
|
|
+#define CONFIG_SPL_NAND_BOOT
|
|
|
+#define CONFIG_SPL_FLUSH_IMAGE
|
|
|
+#define CONFIG_SPL_ENV_SUPPORT
|
|
|
+#define CONFIG_SPL_NAND_INIT
|
|
|
+#define CONFIG_SPL_SERIAL_SUPPORT
|
|
|
+#define CONFIG_SPL_LIBGENERIC_SUPPORT
|
|
|
+#define CONFIG_SPL_LIBCOMMON_SUPPORT
|
|
|
+#define CONFIG_SPL_I2C_SUPPORT
|
|
|
+#define CONFIG_SPL_NAND_SUPPORT
|
|
|
+#define CONFIG_SPL_DRIVERS_MISC_SUPPORT
|
|
|
+#define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
|
|
|
+#define CONFIG_SPL_COMMON_INIT_DDR
|
|
|
+#define CONFIG_SPL_MAX_SIZE (128 << 10)
|
|
|
+#define CONFIG_SPL_TEXT_BASE 0xD0001000
|
|
|
+#define CONFIG_SYS_MPC85XX_NO_RESETVEC
|
|
|
+#define CONFIG_SYS_NAND_U_BOOT_SIZE (576 << 10)
|
|
|
+#define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000)
|
|
|
+#define CONFIG_SYS_NAND_U_BOOT_START (0x11000000)
|
|
|
+#define CONFIG_SYS_NAND_U_BOOT_OFFS ((128 + 128) << 10)
|
|
|
+#elif defined(CONFIG_SPL_BUILD)
|
|
|
+#define CONFIG_SPL_INIT_MINIMAL
|
|
|
+#define CONFIG_SPL_SERIAL_SUPPORT
|
|
|
+#define CONFIG_SPL_NAND_SUPPORT
|
|
|
+#define CONFIG_SPL_NAND_MINIMAL
|
|
|
+#define CONFIG_SPL_FLUSH_IMAGE
|
|
|
+#define CONFIG_SPL_TEXT_BASE 0xff800000
|
|
|
+#define CONFIG_SPL_MAX_SIZE 8192
|
|
|
+#define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10)
|
|
|
+#define CONFIG_SYS_NAND_U_BOOT_DST 0xD0000000
|
|
|
+#define CONFIG_SYS_NAND_U_BOOT_START 0xD0000000
|
|
|
+#define CONFIG_SYS_NAND_U_BOOT_OFFS (128 << 10)
|
|
|
+#endif
|
|
|
+#define CONFIG_SPL_PAD_TO 0x20000
|
|
|
+#define CONFIG_TPL_PAD_TO 0x20000
|
|
|
+#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
|
|
|
+#define CONFIG_SYS_TEXT_BASE 0x11001000
|
|
|
+#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
|
|
|
+#endif
|
|
|
#endif
|
|
|
-
|
|
|
|
|
|
#ifdef CONFIG_NAND_SECBOOT /* NAND Boot */
|
|
|
#define CONFIG_RAMBOOT_NAND
|
|
@@ -473,6 +569,43 @@ extern unsigned long get_sdram_size(void);
|
|
|
#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon*/
|
|
|
#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc*/
|
|
|
|
|
|
+/*
|
|
|
+ * Config the L2 Cache as L2 SRAM
|
|
|
+ */
|
|
|
+#if defined(CONFIG_SPL_BUILD)
|
|
|
+#if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
|
|
|
+#define CONFIG_SYS_INIT_L2_ADDR 0xD0000000
|
|
|
+#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
|
|
|
+#define CONFIG_SYS_L2_SIZE (256 << 10)
|
|
|
+#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
|
|
|
+#define CONFIG_SPL_RELOC_TEXT_BASE 0xD0001000
|
|
|
+#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
|
|
|
+#define CONFIG_SPL_RELOC_STACK_SIZE (16 << 10)
|
|
|
+#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 128 * 1024)
|
|
|
+#define CONFIG_SPL_RELOC_MALLOC_SIZE (128 << 10)
|
|
|
+#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 96 * 1024)
|
|
|
+#elif defined(CONFIG_NAND)
|
|
|
+#ifdef CONFIG_TPL_BUILD
|
|
|
+#define CONFIG_SYS_INIT_L2_ADDR 0xD0000000
|
|
|
+#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
|
|
|
+#define CONFIG_SYS_L2_SIZE (256 << 10)
|
|
|
+#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
|
|
|
+#define CONFIG_SPL_RELOC_TEXT_BASE 0xD0001000
|
|
|
+#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
|
|
|
+#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
|
|
|
+#define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10)
|
|
|
+#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
|
|
|
+#else
|
|
|
+#define CONFIG_SYS_INIT_L2_ADDR 0xD0000000
|
|
|
+#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
|
|
|
+#define CONFIG_SYS_L2_SIZE (256 << 10)
|
|
|
+#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
|
|
|
+#define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x3000)
|
|
|
+#define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
|
|
|
+#endif
|
|
|
+#endif
|
|
|
+#endif
|
|
|
+
|
|
|
/* Serial Port */
|
|
|
#define CONFIG_CONS_INDEX 1
|
|
|
#undef CONFIG_SERIAL_SOFTWARE_FIFO
|
|
@@ -480,7 +613,7 @@ extern unsigned long get_sdram_size(void);
|
|
|
#define CONFIG_SYS_NS16550_SERIAL
|
|
|
#define CONFIG_SYS_NS16550_REG_SIZE 1
|
|
|
#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
|
|
|
-#ifdef CONFIG_SPL_BUILD
|
|
|
+#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
|
|
|
#define CONFIG_NS16550_MIN_FUNCTIONS
|
|
|
#endif
|
|
|
|
|
@@ -637,12 +770,12 @@ extern unsigned long get_sdram_size(void);
|
|
|
/*
|
|
|
* Environment
|
|
|
*/
|
|
|
-#if defined(CONFIG_RAMBOOT_SDCARD)
|
|
|
+#if defined(CONFIG_SDCARD)
|
|
|
#define CONFIG_ENV_IS_IN_MMC
|
|
|
#define CONFIG_FSL_FIXED_MMC_LOCATION
|
|
|
#define CONFIG_SYS_MMC_ENV_DEV 0
|
|
|
#define CONFIG_ENV_SIZE 0x2000
|
|
|
-#elif defined(CONFIG_RAMBOOT_SPIFLASH)
|
|
|
+#elif defined(CONFIG_SPIFLASH)
|
|
|
#define CONFIG_ENV_IS_IN_SPI_FLASH
|
|
|
#define CONFIG_ENV_SPI_BUS 0
|
|
|
#define CONFIG_ENV_SPI_CS 0
|
|
@@ -653,6 +786,10 @@ extern unsigned long get_sdram_size(void);
|
|
|
#define CONFIG_ENV_SIZE 0x2000
|
|
|
#elif defined(CONFIG_NAND)
|
|
|
#define CONFIG_ENV_IS_IN_NAND
|
|
|
+#ifdef CONFIG_TPL_BUILD
|
|
|
+#define CONFIG_ENV_SIZE 0x2000
|
|
|
+#define CONFIG_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
|
|
|
+#else
|
|
|
#if defined(CONFIG_P1010RDB_PA)
|
|
|
#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
|
|
|
#define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE) /* 3*16=48K for env */
|
|
@@ -660,7 +797,8 @@ extern unsigned long get_sdram_size(void);
|
|
|
#define CONFIG_ENV_SIZE (16 * 1024)
|
|
|
#define CONFIG_ENV_RANGE (32 * CONFIG_ENV_SIZE) /* new block size 512K */
|
|
|
#endif
|
|
|
-#define CONFIG_ENV_OFFSET ((768 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE)
|
|
|
+#endif
|
|
|
+#define CONFIG_ENV_OFFSET (1024 * 1024)
|
|
|
#elif defined(CONFIG_SYS_RAMBOOT)
|
|
|
#define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */
|
|
|
#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
|