|
@@ -19,6 +19,10 @@
|
|
|
|
|
|
aliases {
|
|
|
serial0 = &uart0;
|
|
|
+ spi0 = &spi0;
|
|
|
+ spi1 = &spi1;
|
|
|
+ spi2 = &spi2;
|
|
|
+ spi3 = &spi3;
|
|
|
};
|
|
|
|
|
|
memory {
|
|
@@ -88,5 +92,48 @@
|
|
|
ti,lpsc_module = <1>;
|
|
|
};
|
|
|
|
|
|
+ spi0: spi@21805400 {
|
|
|
+ compatible = "ti,keystone-spi", "ti,dm6441-spi";
|
|
|
+ reg = <0x21805400 0x200>;
|
|
|
+ num-cs = <4>;
|
|
|
+ ti,davinci-spi-intr-line = <0>;
|
|
|
+ interrupts = <GIC_SPI 64 IRQ_TYPE_EDGE_RISING>;
|
|
|
+ #address-cells = <1>;
|
|
|
+ #size-cells = <0>;
|
|
|
+ status = "disabled";
|
|
|
+ };
|
|
|
+
|
|
|
+ spi1: spi@21805800 {
|
|
|
+ compatible = "ti,keystone-spi", "ti,dm6441-spi";
|
|
|
+ reg = <0x21805800 0x200>;
|
|
|
+ num-cs = <4>;
|
|
|
+ ti,davinci-spi-intr-line = <0>;
|
|
|
+ interrupts = <GIC_SPI 66 IRQ_TYPE_EDGE_RISING>;
|
|
|
+ #address-cells = <1>;
|
|
|
+ #size-cells = <0>;
|
|
|
+ status = "disabled";
|
|
|
+ };
|
|
|
+
|
|
|
+ spi2: spi@21805c00 {
|
|
|
+ compatible = "ti,keystone-spi", "ti,dm6441-spi";
|
|
|
+ reg = <0x21805C00 0x200>;
|
|
|
+ num-cs = <4>;
|
|
|
+ ti,davinci-spi-intr-line = <0>;
|
|
|
+ interrupts = <GIC_SPI 68 IRQ_TYPE_EDGE_RISING>;
|
|
|
+ #address-cells = <1>;
|
|
|
+ #size-cells = <0>;
|
|
|
+ status = "disabled";
|
|
|
+ };
|
|
|
+
|
|
|
+ spi3: spi@21806000 {
|
|
|
+ compatible = "ti,keystone-spi", "ti,dm6441-spi";
|
|
|
+ reg = <0x21806000 0x200>;
|
|
|
+ num-cs = <4>;
|
|
|
+ ti,davinci-spi-intr-line = <0>;
|
|
|
+ interrupts = <GIC_SPI 70 IRQ_TYPE_EDGE_RISING>;
|
|
|
+ #address-cells = <1>;
|
|
|
+ #size-cells = <0>;
|
|
|
+ status = "disabled";
|
|
|
+ };
|
|
|
};
|
|
|
};
|