Browse Source

ARM: uniphier: fix SSCPLL init code for LD11 SoC

Commit 682e09ff9f35 ("ARM: uniphier: add PLL init code for LD20 SoC")
missed to write the computed value to the SSCPLLCTRL2 register.

Fixes: 682e09ff9f35 ("ARM: uniphier: add PLL init code for LD20 SoC")
Signed-off-by: Dai Okamura <okamura.dai@socionext.com>
Signed-off-by: Masahiro Yamada <yamada.masahiro@socionext.com>
Dai Okamura 7 years ago
parent
commit
c30c44e799
1 changed files with 1 additions and 0 deletions
  1. 1 0
      arch/arm/mach-uniphier/clk/pll-base-ld20.c

+ 1 - 0
arch/arm/mach-uniphier/clk/pll-base-ld20.c

@@ -48,6 +48,7 @@ int uniphier_ld20_sscpll_init(unsigned long reg_base, unsigned int freq,
 		tmp = readl(base + 4);
 		tmp &= ~SC_PLLCTRL2_SSC_JK_MASK;
 		tmp |= (41859 * freq / divn) & SC_PLLCTRL2_SSC_JK_MASK;
+		writel(tmp, base + 4);
 
 		udelay(50);
 	}