|
@@ -129,7 +129,8 @@ static const struct sys_mmu_table early_mmu_table[] = {
|
|
{ CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FSL_IFC_BASE1,
|
|
{ CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FSL_IFC_BASE1,
|
|
CONFIG_SYS_FSL_IFC_SIZE1, MT_DEVICE_NGNRNE, PMD_SECT_NON_SHARE },
|
|
CONFIG_SYS_FSL_IFC_SIZE1, MT_DEVICE_NGNRNE, PMD_SECT_NON_SHARE },
|
|
{ CONFIG_SYS_FSL_DRAM_BASE1, CONFIG_SYS_FSL_DRAM_BASE1,
|
|
{ CONFIG_SYS_FSL_DRAM_BASE1, CONFIG_SYS_FSL_DRAM_BASE1,
|
|
- CONFIG_SYS_FSL_DRAM_SIZE1, MT_NORMAL, PMD_SECT_OUTER_SHARE },
|
|
|
|
|
|
+ CONFIG_SYS_FSL_DRAM_SIZE1, MT_NORMAL,
|
|
|
|
+ PMD_SECT_OUTER_SHARE | PMD_SECT_NS },
|
|
/* Map IFC region #2 up to CONFIG_SYS_FLASH_BASE for NAND boot */
|
|
/* Map IFC region #2 up to CONFIG_SYS_FLASH_BASE for NAND boot */
|
|
{ CONFIG_SYS_FSL_IFC_BASE2, CONFIG_SYS_FSL_IFC_BASE2,
|
|
{ CONFIG_SYS_FSL_IFC_BASE2, CONFIG_SYS_FSL_IFC_BASE2,
|
|
CONFIG_SYS_FLASH_BASE - CONFIG_SYS_FSL_IFC_BASE2,
|
|
CONFIG_SYS_FLASH_BASE - CONFIG_SYS_FSL_IFC_BASE2,
|
|
@@ -138,7 +139,8 @@ static const struct sys_mmu_table early_mmu_table[] = {
|
|
CONFIG_SYS_FSL_DCSR_SIZE, MT_DEVICE_NGNRNE,
|
|
CONFIG_SYS_FSL_DCSR_SIZE, MT_DEVICE_NGNRNE,
|
|
PMD_SECT_NON_SHARE | PMD_SECT_PXN | PMD_SECT_UXN },
|
|
PMD_SECT_NON_SHARE | PMD_SECT_PXN | PMD_SECT_UXN },
|
|
{ CONFIG_SYS_FSL_DRAM_BASE2, CONFIG_SYS_FSL_DRAM_BASE2,
|
|
{ CONFIG_SYS_FSL_DRAM_BASE2, CONFIG_SYS_FSL_DRAM_BASE2,
|
|
- CONFIG_SYS_FSL_DRAM_SIZE2, MT_NORMAL, PMD_SECT_OUTER_SHARE },
|
|
|
|
|
|
+ CONFIG_SYS_FSL_DRAM_SIZE2, MT_NORMAL,
|
|
|
|
+ PMD_SECT_OUTER_SHARE | PMD_SECT_NS },
|
|
#elif defined(CONFIG_FSL_LSCH2)
|
|
#elif defined(CONFIG_FSL_LSCH2)
|
|
{ CONFIG_SYS_FSL_CCSR_BASE, CONFIG_SYS_FSL_CCSR_BASE,
|
|
{ CONFIG_SYS_FSL_CCSR_BASE, CONFIG_SYS_FSL_CCSR_BASE,
|
|
CONFIG_SYS_FSL_CCSR_SIZE, MT_DEVICE_NGNRNE,
|
|
CONFIG_SYS_FSL_CCSR_SIZE, MT_DEVICE_NGNRNE,
|
|
@@ -165,7 +167,8 @@ static const struct sys_mmu_table final_mmu_table[] = {
|
|
{ CONFIG_SYS_FSL_OCRAM_BASE, CONFIG_SYS_FSL_OCRAM_BASE,
|
|
{ CONFIG_SYS_FSL_OCRAM_BASE, CONFIG_SYS_FSL_OCRAM_BASE,
|
|
CONFIG_SYS_FSL_OCRAM_SIZE, MT_NORMAL, PMD_SECT_NON_SHARE },
|
|
CONFIG_SYS_FSL_OCRAM_SIZE, MT_NORMAL, PMD_SECT_NON_SHARE },
|
|
{ CONFIG_SYS_FSL_DRAM_BASE1, CONFIG_SYS_FSL_DRAM_BASE1,
|
|
{ CONFIG_SYS_FSL_DRAM_BASE1, CONFIG_SYS_FSL_DRAM_BASE1,
|
|
- CONFIG_SYS_FSL_DRAM_SIZE1, MT_NORMAL, PMD_SECT_OUTER_SHARE },
|
|
|
|
|
|
+ CONFIG_SYS_FSL_DRAM_SIZE1, MT_NORMAL,
|
|
|
|
+ PMD_SECT_OUTER_SHARE | PMD_SECT_NS },
|
|
{ CONFIG_SYS_FSL_QSPI_BASE2, CONFIG_SYS_FSL_QSPI_BASE2,
|
|
{ CONFIG_SYS_FSL_QSPI_BASE2, CONFIG_SYS_FSL_QSPI_BASE2,
|
|
CONFIG_SYS_FSL_QSPI_SIZE2, MT_DEVICE_NGNRNE,
|
|
CONFIG_SYS_FSL_QSPI_SIZE2, MT_DEVICE_NGNRNE,
|
|
PMD_SECT_NON_SHARE | PMD_SECT_PXN | PMD_SECT_UXN },
|
|
PMD_SECT_NON_SHARE | PMD_SECT_PXN | PMD_SECT_UXN },
|
|
@@ -183,7 +186,7 @@ static const struct sys_mmu_table final_mmu_table[] = {
|
|
/* For QBMAN portal, only the first 64MB is cache-enabled */
|
|
/* For QBMAN portal, only the first 64MB is cache-enabled */
|
|
{ CONFIG_SYS_FSL_QBMAN_BASE, CONFIG_SYS_FSL_QBMAN_BASE,
|
|
{ CONFIG_SYS_FSL_QBMAN_BASE, CONFIG_SYS_FSL_QBMAN_BASE,
|
|
CONFIG_SYS_FSL_QBMAN_SIZE_1, MT_NORMAL,
|
|
CONFIG_SYS_FSL_QBMAN_SIZE_1, MT_NORMAL,
|
|
- PMD_SECT_NON_SHARE | PMD_SECT_PXN | PMD_SECT_UXN },
|
|
|
|
|
|
+ PMD_SECT_NON_SHARE | PMD_SECT_PXN | PMD_SECT_UXN | PMD_SECT_NS },
|
|
{ CONFIG_SYS_FSL_QBMAN_BASE + CONFIG_SYS_FSL_QBMAN_SIZE_1,
|
|
{ CONFIG_SYS_FSL_QBMAN_BASE + CONFIG_SYS_FSL_QBMAN_SIZE_1,
|
|
CONFIG_SYS_FSL_QBMAN_BASE + CONFIG_SYS_FSL_QBMAN_SIZE_1,
|
|
CONFIG_SYS_FSL_QBMAN_BASE + CONFIG_SYS_FSL_QBMAN_SIZE_1,
|
|
CONFIG_SYS_FSL_QBMAN_SIZE - CONFIG_SYS_FSL_QBMAN_SIZE_1,
|
|
CONFIG_SYS_FSL_QBMAN_SIZE - CONFIG_SYS_FSL_QBMAN_SIZE_1,
|
|
@@ -212,7 +215,8 @@ static const struct sys_mmu_table final_mmu_table[] = {
|
|
CONFIG_SYS_FSL_PEBUF_SIZE, MT_DEVICE_NGNRNE,
|
|
CONFIG_SYS_FSL_PEBUF_SIZE, MT_DEVICE_NGNRNE,
|
|
PMD_SECT_NON_SHARE | PMD_SECT_PXN | PMD_SECT_UXN },
|
|
PMD_SECT_NON_SHARE | PMD_SECT_PXN | PMD_SECT_UXN },
|
|
{ CONFIG_SYS_FSL_DRAM_BASE2, CONFIG_SYS_FSL_DRAM_BASE2,
|
|
{ CONFIG_SYS_FSL_DRAM_BASE2, CONFIG_SYS_FSL_DRAM_BASE2,
|
|
- CONFIG_SYS_FSL_DRAM_SIZE2, MT_NORMAL, PMD_SECT_OUTER_SHARE },
|
|
|
|
|
|
+ CONFIG_SYS_FSL_DRAM_SIZE2, MT_NORMAL,
|
|
|
|
+ PMD_SECT_OUTER_SHARE | PMD_SECT_NS },
|
|
#elif defined(CONFIG_FSL_LSCH2)
|
|
#elif defined(CONFIG_FSL_LSCH2)
|
|
{ CONFIG_SYS_FSL_BOOTROM_BASE, CONFIG_SYS_FSL_BOOTROM_BASE,
|
|
{ CONFIG_SYS_FSL_BOOTROM_BASE, CONFIG_SYS_FSL_BOOTROM_BASE,
|
|
CONFIG_SYS_FSL_BOOTROM_SIZE, MT_DEVICE_NGNRNE,
|
|
CONFIG_SYS_FSL_BOOTROM_SIZE, MT_DEVICE_NGNRNE,
|