|
@@ -39,16 +39,23 @@ config DRAM_CLK
|
|
|
default 360 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
|
|
|
---help---
|
|
|
Set the dram clock speed, valid range 240 - 480, must be a multiple
|
|
|
- of 24. Note on sun4i / sun5i / sun7i this is only used by boards
|
|
|
- which use dram autoconfig.
|
|
|
+ of 24.
|
|
|
+
|
|
|
+if MACH_SUN5I || MACH_SUN7I
|
|
|
+config DRAM_MBUS_CLK
|
|
|
+ int "sunxi mbus clock speed"
|
|
|
+ default 300
|
|
|
+ ---help---
|
|
|
+ Set the mbus clock speed. The maximum on sun5i hardware is 300MHz.
|
|
|
+
|
|
|
+endif
|
|
|
|
|
|
config DRAM_ZQ
|
|
|
int "sunxi dram zq value"
|
|
|
default 123 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || MACH_SUN8I
|
|
|
default 127 if MACH_SUN7I
|
|
|
---help---
|
|
|
- Set the dram zq value. Note on sun4i / sun5i / sun7i this is only
|
|
|
- used by boards which use dram autoconfig.
|
|
|
+ Set the dram zq value.
|
|
|
|
|
|
if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
|
|
|
config DRAM_EMR1
|
|
@@ -56,98 +63,81 @@ config DRAM_EMR1
|
|
|
default 0 if MACH_SUN4I
|
|
|
default 4 if MACH_SUN5I || MACH_SUN7I
|
|
|
---help---
|
|
|
- Set the dram controller emr1 value. Note this is only used by boards
|
|
|
- which use dram autoconfig.
|
|
|
-endif
|
|
|
-
|
|
|
-config SYS_CONFIG_NAME
|
|
|
- default "sun4i" if MACH_SUN4I
|
|
|
- default "sun5i" if MACH_SUN5I
|
|
|
- default "sun6i" if MACH_SUN6I
|
|
|
- default "sun7i" if MACH_SUN7I
|
|
|
- default "sun8i" if MACH_SUN8I
|
|
|
-
|
|
|
-choice
|
|
|
- prompt "Board"
|
|
|
-
|
|
|
-config TARGET_A10S_OLINUXINO_M
|
|
|
- bool "A10S_OLINUXINO_M"
|
|
|
- depends on MACH_SUN5I
|
|
|
-
|
|
|
-config TARGET_A13_OLINUXINOM
|
|
|
- bool "A13_OLINUXINOM"
|
|
|
- depends on MACH_SUN5I
|
|
|
-
|
|
|
-config TARGET_A13_OLINUXINO
|
|
|
- bool "A13_OLINUXINO"
|
|
|
- depends on MACH_SUN5I
|
|
|
-
|
|
|
-config TARGET_A20_OLINUXINO_L2
|
|
|
- bool "A20_OLINUXINO_L2"
|
|
|
- depends on MACH_SUN7I
|
|
|
-
|
|
|
-config TARGET_A20_OLINUXINO_L
|
|
|
- bool "A20_OLINUXINO_L"
|
|
|
- depends on MACH_SUN7I
|
|
|
-
|
|
|
-config TARGET_A20_OLINUXINO_M
|
|
|
- bool "A20_OLINUXINO_M"
|
|
|
- depends on MACH_SUN7I
|
|
|
-
|
|
|
-config TARGET_AUXTEK_T004
|
|
|
- bool "AUXTEK_T004"
|
|
|
- depends on MACH_SUN5I
|
|
|
-
|
|
|
-config TARGET_BANANAPI
|
|
|
- bool "BANANAPI"
|
|
|
- depends on MACH_SUN7I
|
|
|
-
|
|
|
-config TARGET_BANANAPRO
|
|
|
- bool "BANANAPRO"
|
|
|
- depends on MACH_SUN7I
|
|
|
+ Set the dram controller emr1 value.
|
|
|
|
|
|
-config TARGET_CUBIEBOARD2
|
|
|
- bool "CUBIEBOARD2"
|
|
|
- depends on MACH_SUN7I
|
|
|
-
|
|
|
-config TARGET_CUBIETRUCK
|
|
|
- bool "CUBIETRUCK"
|
|
|
- depends on MACH_SUN7I
|
|
|
+config DRAM_ODT_EN
|
|
|
+ int "sunxi dram odt_en value"
|
|
|
+ default 0
|
|
|
+ ---help---
|
|
|
+ Set the dram controller odt_en parameter. This can be used to
|
|
|
+ enable/disable the ODT feature.
|
|
|
|
|
|
-config TARGET_PCDUINO3
|
|
|
- bool "PCDUINO3"
|
|
|
- depends on MACH_SUN7I
|
|
|
+config DRAM_TPR3
|
|
|
+ hex "sunxi dram tpr3 value"
|
|
|
+ default 0
|
|
|
+ ---help---
|
|
|
+ Set the dram controller tpr3 parameter. This parameter configures
|
|
|
+ the delay on the command lane and also phase shifts, which are
|
|
|
+ applied for sampling incoming read data. The default value 0
|
|
|
+ means that no phase/delay adjustments are necessary. Properly
|
|
|
+ configuring this parameter increases reliability at high DRAM
|
|
|
+ clock speeds.
|
|
|
+
|
|
|
+config DRAM_DQS_GATING_DELAY
|
|
|
+ hex "sunxi dram dqs_gating_delay value"
|
|
|
+ default 0
|
|
|
+ ---help---
|
|
|
+ Set the dram controller dqs_gating_delay parmeter. Each byte
|
|
|
+ encodes the DQS gating delay for each byte lane. The delay
|
|
|
+ granularity is 1/4 cycle. For example, the value 0x05060606
|
|
|
+ means that the delay is 5 quarter-cycles for one lane (1.25
|
|
|
+ cycles) and 6 quarter-cycles (1.5 cycles) for 3 other lanes.
|
|
|
+ The default value 0 means autodetection. The results of hardware
|
|
|
+ autodetection are not very reliable and depend on the chip
|
|
|
+ temperature (sometimes producing different results on cold start
|
|
|
+ and warm reboot). But the accuracy of hardware autodetection
|
|
|
+ is usually good enough, unless running at really high DRAM
|
|
|
+ clocks speeds (up to 600MHz). If unsure, keep as 0.
|
|
|
|
|
|
-config TARGET_MELE_M3
|
|
|
- bool "MELE_M3"
|
|
|
- depends on MACH_SUN7I
|
|
|
+choice
|
|
|
+ prompt "sunxi dram timings"
|
|
|
+ default DRAM_TIMINGS_VENDOR_MAGIC
|
|
|
+ ---help---
|
|
|
+ Select the timings of the DDR3 chips.
|
|
|
|
|
|
-config TARGET_MK802_A10S
|
|
|
- bool "MK802_A10S"
|
|
|
- depends on MACH_SUN5I
|
|
|
+config DRAM_TIMINGS_VENDOR_MAGIC
|
|
|
+ bool "Magic vendor timings from Android"
|
|
|
+ ---help---
|
|
|
+ The same DRAM timings as in the Allwinner boot0 bootloader.
|
|
|
|
|
|
-config TARGET_MSI_PRIMO73
|
|
|
- bool "MSI Primo73 (7\" tablet)"
|
|
|
- depends on MACH_SUN7I
|
|
|
+config DRAM_TIMINGS_DDR3_1066F_1333H
|
|
|
+ bool "JEDEC DDR3-1333H with down binning to DDR3-1066F"
|
|
|
+ ---help---
|
|
|
+ Use the timings of the standard JEDEC DDR3-1066F speed bin for
|
|
|
+ DRAM_CLK <= 533MHz and the timings of the DDR3-1333H speed bin
|
|
|
+ for DRAM_CLK > 533MHz. This covers the majority of DDR3 chips
|
|
|
+ used in Allwinner A10/A13/A20 devices. In the case of DDR3-1333
|
|
|
+ or DDR3-1600 chips, be sure to check the DRAM datasheet to confirm
|
|
|
+ that down binning to DDR3-1066F is supported (because DDR3-1066F
|
|
|
+ uses a bit faster timings than DDR3-1333H).
|
|
|
+
|
|
|
+config DRAM_TIMINGS_DDR3_800E_1066G_1333J
|
|
|
+ bool "JEDEC DDR3-800E / DDR3-1066G / DDR3-1333J"
|
|
|
---help---
|
|
|
- The MSI Primo73 is an A20 based tablet, with 1G RAM, 16G NAND,
|
|
|
- 1024x600 TN LCD display, mono speaker, 0.3 MP front camera, 2.0 MP
|
|
|
- rear camera, 3000 mAh battery, gt911 touchscreen, mma8452 accelerometer
|
|
|
- and rtl8188etv usb wifi. Has "power", "volume+" and "volume-" buttons
|
|
|
- (both volume buttons are also connected to the UBOOT_SEL pin). The
|
|
|
- external connectors are represented by MicroSD slot, MiniHDMI, MicroUSB
|
|
|
- OTG and 3.5mm headphone jack. More details are available at
|
|
|
- http://linux-sunxi.org/MSI_Primo73
|
|
|
+ Use the timings of the slowest possible JEDEC speed bin for the
|
|
|
+ selected DRAM_CLK. Depending on the DRAM_CLK value, it may be
|
|
|
+ DDR3-800E, DDR3-1066G or DDR3-1333J.
|
|
|
|
|
|
-config TARGET_I12_TVBOX
|
|
|
- bool "I12_TVBOX"
|
|
|
- depends on MACH_SUN7I
|
|
|
+endchoice
|
|
|
|
|
|
-config TARGET_R7DONGLE
|
|
|
- bool "R7DONGLE"
|
|
|
- depends on MACH_SUN5I
|
|
|
+endif
|
|
|
|
|
|
-endchoice
|
|
|
+config SYS_CONFIG_NAME
|
|
|
+ default "sun4i" if MACH_SUN4I
|
|
|
+ default "sun5i" if MACH_SUN5I
|
|
|
+ default "sun6i" if MACH_SUN6I
|
|
|
+ default "sun7i" if MACH_SUN7I
|
|
|
+ default "sun8i" if MACH_SUN8I
|
|
|
|
|
|
config SYS_BOARD
|
|
|
default "sunxi"
|
|
@@ -270,6 +260,16 @@ config VIDEO_VGA_VIA_LCD
|
|
|
LCD interface driving a VGA connector, such as found on the
|
|
|
Olimex A13 boards.
|
|
|
|
|
|
+config VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH
|
|
|
+ boolean "Force sync active high for VGA via LCD controller support"
|
|
|
+ depends on VIDEO_VGA_VIA_LCD
|
|
|
+ default n
|
|
|
+ ---help---
|
|
|
+ Say Y here if you've a board which uses opendrain drivers for the vga
|
|
|
+ hsync and vsync signals. Opendrain drivers cannot generate steep enough
|
|
|
+ positive edges for a stable video output, so on boards with opendrain
|
|
|
+ drivers the sync signals must always be active high.
|
|
|
+
|
|
|
config VIDEO_VGA_EXTERNAL_DAC_EN
|
|
|
string "LCD panel power enable pin"
|
|
|
depends on VIDEO_VGA_VIA_LCD
|
|
@@ -383,4 +383,10 @@ config USB_KEYBOARD
|
|
|
Say Y here to add support for using a USB keyboard (typically used
|
|
|
in combination with a graphical console).
|
|
|
|
|
|
+config GMAC_TX_DELAY
|
|
|
+ int "GMAC Transmit Clock Delay Chain"
|
|
|
+ default 0
|
|
|
+ ---help---
|
|
|
+ Set the GMAC Transmit Clock Delay Chain value.
|
|
|
+
|
|
|
endif
|