|
@@ -908,7 +908,7 @@ void mx6sdl_dram_iocfg(unsigned width,
|
|
#define MR(val, ba, cmd, cs1) \
|
|
#define MR(val, ba, cmd, cs1) \
|
|
((val << 16) | (1 << 15) | (cmd << 4) | (cs1 << 3) | ba)
|
|
((val << 16) | (1 << 15) | (cmd << 4) | (cs1 << 3) | ba)
|
|
#define MMDC1(entry, value) do { \
|
|
#define MMDC1(entry, value) do { \
|
|
- if (!is_mx6sx() && !is_mx6ul() && !is_mx6sl()) \
|
|
|
|
|
|
+ if (!is_mx6sx() && !is_mx6ul() && !is_mx6ull() && !is_mx6sl()) \
|
|
mmdc1->entry = value; \
|
|
mmdc1->entry = value; \
|
|
} while (0)
|
|
} while (0)
|
|
|
|
|
|
@@ -1215,7 +1215,7 @@ void mx6_ddr3_cfg(const struct mx6_ddr_sysinfo *sysinfo,
|
|
u16 mem_speed = ddr3_cfg->mem_speed;
|
|
u16 mem_speed = ddr3_cfg->mem_speed;
|
|
|
|
|
|
mmdc0 = (struct mmdc_p_regs *)MMDC_P0_BASE_ADDR;
|
|
mmdc0 = (struct mmdc_p_regs *)MMDC_P0_BASE_ADDR;
|
|
- if (!is_mx6sx() && !is_mx6ul() && !is_mx6sl())
|
|
|
|
|
|
+ if (!is_mx6sx() && !is_mx6ul() && !is_mx6ull() && !is_mx6sl())
|
|
mmdc1 = (struct mmdc_p_regs *)MMDC_P1_BASE_ADDR;
|
|
mmdc1 = (struct mmdc_p_regs *)MMDC_P1_BASE_ADDR;
|
|
|
|
|
|
/* Limit mem_speed for MX6D/MX6Q */
|
|
/* Limit mem_speed for MX6D/MX6Q */
|