|
@@ -33,6 +33,15 @@
|
|
|
#define CONFIG_PBLRCW_CONFIG $(SRCTREE)/board/freescale/t4qds/t4_rcw.cfg
|
|
|
#endif
|
|
|
|
|
|
+#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
|
|
|
+/* Set 1M boot space */
|
|
|
+#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
|
|
|
+#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
|
|
|
+ (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
|
|
|
+#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
|
|
|
+#define CONFIG_SYS_NO_FLASH
|
|
|
+#endif
|
|
|
+
|
|
|
#define CONFIG_CMD_REGINFO
|
|
|
|
|
|
/* High Level Configuration Options */
|
|
@@ -72,14 +81,15 @@
|
|
|
#define CONFIG_ENV_OVERWRITE
|
|
|
|
|
|
#ifdef CONFIG_SYS_NO_FLASH
|
|
|
+#if !defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) && !defined(CONFIG_RAMBOOT_PBL)
|
|
|
#define CONFIG_ENV_IS_NOWHERE
|
|
|
+#endif
|
|
|
#else
|
|
|
#define CONFIG_FLASH_CFI_DRIVER
|
|
|
#define CONFIG_SYS_FLASH_CFI
|
|
|
#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
|
|
|
#endif
|
|
|
|
|
|
-#ifndef CONFIG_SYS_NO_FLASH
|
|
|
#if defined(CONFIG_SPIFLASH)
|
|
|
#define CONFIG_SYS_EXTRA_ENV_RELOC
|
|
|
#define CONFIG_ENV_IS_IN_SPI_FLASH
|
|
@@ -101,18 +111,18 @@
|
|
|
#define CONFIG_ENV_IS_IN_NAND
|
|
|
#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
|
|
|
#define CONFIG_ENV_OFFSET (5 * CONFIG_SYS_NAND_BLOCK_SIZE)
|
|
|
+#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
|
|
|
+#define CONFIG_ENV_IS_IN_REMOTE
|
|
|
+#define CONFIG_ENV_ADDR 0xffe20000
|
|
|
+#define CONFIG_ENV_SIZE 0x2000
|
|
|
+#elif defined(CONFIG_ENV_IS_NOWHERE)
|
|
|
+#define CONFIG_ENV_SIZE 0x2000
|
|
|
#else
|
|
|
#define CONFIG_ENV_IS_IN_FLASH
|
|
|
#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
|
|
|
#define CONFIG_ENV_SIZE 0x2000
|
|
|
#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
|
|
|
#endif
|
|
|
-#else /* CONFIG_SYS_NO_FLASH */
|
|
|
-#define CONFIG_ENV_SIZE 0x2000
|
|
|
-#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
|
|
|
-#endif
|
|
|
-
|
|
|
-
|
|
|
|
|
|
#define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
|
|
|
#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
|
|
@@ -634,6 +644,16 @@ unsigned long get_board_ddr_clk(void);
|
|
|
#elif defined(CONFIG_NAND)
|
|
|
#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
|
|
|
#define CONFIG_SYS_QE_FMAN_FW_ADDR (6 * CONFIG_SYS_NAND_BLOCK_SIZE)
|
|
|
+#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
|
|
|
+/*
|
|
|
+ * Slave has no ucode locally, it can fetch this from remote. When implementing
|
|
|
+ * in two corenet boards, slave's ucode could be stored in master's memory
|
|
|
+ * space, the address can be mapped from slave TLB->slave LAW->
|
|
|
+ * slave SRIO or PCIE outbound window->master inbound window->
|
|
|
+ * master LAW->the ucode address in master's memory space.
|
|
|
+ */
|
|
|
+#define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
|
|
|
+#define CONFIG_SYS_QE_FMAN_FW_ADDR 0xFFE00000
|
|
|
#else
|
|
|
#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
|
|
|
#define CONFIG_SYS_QE_FMAN_FW_ADDR 0xEFF40000
|