|
@@ -1145,8 +1145,9 @@ switch_as:
|
|
li r0,0
|
|
li r0,0
|
|
1:
|
|
1:
|
|
dcbz r0,r3
|
|
dcbz r0,r3
|
|
-#ifdef CONFIG_E6500 /* Lock/unlock L2 cache instead of L1 */
|
|
|
|
|
|
+#ifdef CONFIG_E6500 /* Lock/unlock L2 cache long with L1 */
|
|
dcbtls 2, r0, r3
|
|
dcbtls 2, r0, r3
|
|
|
|
+ dcbtls 0, r0, r3
|
|
#else
|
|
#else
|
|
dcbtls 0, r0, r3
|
|
dcbtls 0, r0, r3
|
|
#endif
|
|
#endif
|
|
@@ -1790,8 +1791,9 @@ unlock_ram_in_cache:
|
|
slwi r4,r4,(10 - 1 - L1_CACHE_SHIFT)
|
|
slwi r4,r4,(10 - 1 - L1_CACHE_SHIFT)
|
|
mtctr r4
|
|
mtctr r4
|
|
1: dcbi r0,r3
|
|
1: dcbi r0,r3
|
|
-#ifdef CONFIG_E6500 /* lock/unlock L2 cache instead of L1 */
|
|
|
|
|
|
+#ifdef CONFIG_E6500 /* lock/unlock L2 cache long with L1 */
|
|
dcblc 2, r0, r3
|
|
dcblc 2, r0, r3
|
|
|
|
+ dcblc 0, r0, r3
|
|
#else
|
|
#else
|
|
dcblc r0,r3
|
|
dcblc r0,r3
|
|
#endif
|
|
#endif
|