|
@@ -595,7 +595,8 @@
|
|
#define CONFIG_SYS_FSL_A004447_SVR_REV 0x11
|
|
#define CONFIG_SYS_FSL_A004447_SVR_REV 0x11
|
|
#define CONFIG_ESDHC_HC_BLK_ADDR
|
|
#define CONFIG_ESDHC_HC_BLK_ADDR
|
|
|
|
|
|
-#elif defined(CONFIG_PPC_T4240) || defined(CONFIG_PPC_T4160)
|
|
|
|
|
|
+#elif defined(CONFIG_PPC_T4240) || defined(CONFIG_PPC_T4160) || \
|
|
|
|
+ defined(CONFIG_PPC_T4080)
|
|
#define CONFIG_E6500
|
|
#define CONFIG_E6500
|
|
#define CONFIG_SYS_PPC64 /* 64-bit core */
|
|
#define CONFIG_SYS_PPC64 /* 64-bit core */
|
|
#define CONFIG_FSL_CORENET /* Freescale CoreNet platform */
|
|
#define CONFIG_FSL_CORENET /* Freescale CoreNet platform */
|
|
@@ -611,13 +612,18 @@
|
|
#define CONFIG_SYS_NUM_FM2_10GEC 2
|
|
#define CONFIG_SYS_NUM_FM2_10GEC 2
|
|
#define CONFIG_NUM_DDR_CONTROLLERS 3
|
|
#define CONFIG_NUM_DDR_CONTROLLERS 3
|
|
#else
|
|
#else
|
|
-#define CONFIG_MAX_CPUS 8
|
|
|
|
-#define CONFIG_SYS_FSL_CLUSTER_CLOCKS { 1, 1 }
|
|
|
|
-#define CONFIG_SYS_NUM_FM1_DTSEC 7
|
|
|
|
|
|
+#define CONFIG_SYS_NUM_FM1_DTSEC 6
|
|
#define CONFIG_SYS_NUM_FM1_10GEC 1
|
|
#define CONFIG_SYS_NUM_FM1_10GEC 1
|
|
-#define CONFIG_SYS_NUM_FM2_DTSEC 7
|
|
|
|
|
|
+#define CONFIG_SYS_NUM_FM2_DTSEC 8
|
|
#define CONFIG_SYS_NUM_FM2_10GEC 1
|
|
#define CONFIG_SYS_NUM_FM2_10GEC 1
|
|
#define CONFIG_NUM_DDR_CONTROLLERS 2
|
|
#define CONFIG_NUM_DDR_CONTROLLERS 2
|
|
|
|
+#if defined(CONFIG_PPC_T4160)
|
|
|
|
+#define CONFIG_MAX_CPUS 8
|
|
|
|
+#define CONFIG_SYS_FSL_CLUSTER_CLOCKS { 1, 1 }
|
|
|
|
+#elif defined(CONFIG_PPC_T4080)
|
|
|
|
+#define CONFIG_MAX_CPUS 4
|
|
|
|
+#define CONFIG_SYS_FSL_CLUSTER_CLOCKS { 1 }
|
|
|
|
+#endif
|
|
#endif
|
|
#endif
|
|
#define CONFIG_SYS_FSL_NUM_CC_PLLS 5
|
|
#define CONFIG_SYS_FSL_NUM_CC_PLLS 5
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 32
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 32
|